| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * QEMU PowerMac emulation shared definitions and prototypes | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2004-2007 Fabrice Bellard | 
					
						
							|  |  |  |  * Copyright (c) 2007 Jocelyn Mayer | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #if !defined(__PPC_MAC_H__)
 | 
					
						
							|  |  |  | #define __PPC_MAC_H__
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:19:49 +01:00
										 |  |  | #include "exec/memory.h"
 | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:00 +00:00
										 |  |  | #include "hw/sysbus.h"
 | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:01 +00:00
										 |  |  | #include "hw/ide/internal.h"
 | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:05 +00:00
										 |  |  | #include "hw/adb.h"
 | 
					
						
							| 
									
										
										
										
											2011-07-26 14:26:19 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | /* SMP is not enabled, for now */ | 
					
						
							|  |  |  | #define MAX_CPUS 1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-19 14:52:42 +01:00
										 |  |  | #define BIOS_SIZE     (1024 * 1024)
 | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | #define BIOS_FILENAME "ppc_rom.bin"
 | 
					
						
							|  |  |  | #define NVRAM_SIZE        0x2000
 | 
					
						
							| 
									
										
										
										
											2009-01-09 11:01:31 +00:00
										 |  |  | #define PROM_FILENAME    "openbios-ppc"
 | 
					
						
							| 
									
										
										
										
											2008-12-24 20:23:51 +00:00
										 |  |  | #define PROM_ADDR         0xfff00000
 | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define KERNEL_LOAD_ADDR 0x01000000
 | 
					
						
							| 
									
										
										
										
											2011-06-15 23:27:19 +02:00
										 |  |  | #define KERNEL_GAP       0x00100000
 | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-01-12 17:40:23 +00:00
										 |  |  | #define ESCC_CLOCK 3686400
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | /* Cuda */ | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:02 +00:00
										 |  |  | #define TYPE_CUDA "cuda"
 | 
					
						
							|  |  |  | #define CUDA(obj) OBJECT_CHECK(CUDAState, (obj), TYPE_CUDA)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * CUDATimer: | 
					
						
							|  |  |  |  * @counter_value: counter value at load time | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | typedef struct CUDATimer { | 
					
						
							|  |  |  |     int index; | 
					
						
							|  |  |  |     uint16_t latch; | 
					
						
							|  |  |  |     uint16_t counter_value; | 
					
						
							|  |  |  |     int64_t load_time; | 
					
						
							|  |  |  |     int64_t next_irq_time; | 
					
						
							|  |  |  |     QEMUTimer *timer; | 
					
						
							|  |  |  | } CUDATimer; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /**
 | 
					
						
							|  |  |  |  * CUDAState: | 
					
						
							|  |  |  |  * @b: B-side data | 
					
						
							|  |  |  |  * @a: A-side data | 
					
						
							|  |  |  |  * @dirb: B-side direction (1=output) | 
					
						
							|  |  |  |  * @dira: A-side direction (1=output) | 
					
						
							|  |  |  |  * @sr: Shift register | 
					
						
							|  |  |  |  * @acr: Auxiliary control register | 
					
						
							|  |  |  |  * @pcr: Peripheral control register | 
					
						
							|  |  |  |  * @ifr: Interrupt flag register | 
					
						
							|  |  |  |  * @ier: Interrupt enable register | 
					
						
							|  |  |  |  * @anh: A-side data, no handshake | 
					
						
							|  |  |  |  * @last_b: last value of B register | 
					
						
							|  |  |  |  * @last_acr: last value of ACR register | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | typedef struct CUDAState { | 
					
						
							|  |  |  |     /*< private >*/ | 
					
						
							|  |  |  |     SysBusDevice parent_obj; | 
					
						
							|  |  |  |     /*< public >*/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     MemoryRegion mem; | 
					
						
							|  |  |  |     /* cuda registers */ | 
					
						
							|  |  |  |     uint8_t b; | 
					
						
							|  |  |  |     uint8_t a; | 
					
						
							|  |  |  |     uint8_t dirb; | 
					
						
							|  |  |  |     uint8_t dira; | 
					
						
							|  |  |  |     uint8_t sr; | 
					
						
							|  |  |  |     uint8_t acr; | 
					
						
							|  |  |  |     uint8_t pcr; | 
					
						
							|  |  |  |     uint8_t ifr; | 
					
						
							|  |  |  |     uint8_t ier; | 
					
						
							|  |  |  |     uint8_t anh; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:05 +00:00
										 |  |  |     ADBBusState adb_bus; | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:02 +00:00
										 |  |  |     CUDATimer timers[2]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t tick_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint8_t last_b; | 
					
						
							|  |  |  |     uint8_t last_acr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     int data_in_size; | 
					
						
							|  |  |  |     int data_in_index; | 
					
						
							|  |  |  |     int data_out_index; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     qemu_irq irq; | 
					
						
							|  |  |  |     uint8_t autopoll; | 
					
						
							|  |  |  |     uint8_t data_in[128]; | 
					
						
							|  |  |  |     uint8_t data_out[16]; | 
					
						
							|  |  |  |     QEMUTimer *adb_poll_timer; | 
					
						
							|  |  |  | } CUDAState; | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* MacIO */ | 
					
						
							| 
									
										
										
										
											2013-01-23 23:03:57 +00:00
										 |  |  | #define TYPE_OLDWORLD_MACIO "macio-oldworld"
 | 
					
						
							|  |  |  | #define TYPE_NEWWORLD_MACIO "macio-newworld"
 | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:01 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define TYPE_MACIO_IDE "macio-ide"
 | 
					
						
							|  |  |  | #define MACIO_IDE(obj) OBJECT_CHECK(MACIOIDEState, (obj), TYPE_MACIO_IDE)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | typedef struct MACIOIDEState { | 
					
						
							|  |  |  |     /*< private >*/ | 
					
						
							|  |  |  |     SysBusDevice parent_obj; | 
					
						
							|  |  |  |     /*< public >*/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     qemu_irq irq; | 
					
						
							|  |  |  |     qemu_irq dma_irq; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     MemoryRegion mem; | 
					
						
							|  |  |  |     IDEBus bus; | 
					
						
							|  |  |  |     BlockDriverAIOCB *aiocb; | 
					
						
							|  |  |  | } MACIOIDEState; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void macio_ide_init_drives(MACIOIDEState *ide, DriveInfo **hd_table); | 
					
						
							|  |  |  | void macio_ide_register_dma(MACIOIDEState *ide, void *dbdma, int channel); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-23 23:03:57 +00:00
										 |  |  | void macio_init(PCIDevice *dev, | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:01 +00:00
										 |  |  |                 MemoryRegion *pic_mem, | 
					
						
							|  |  |  |                 MemoryRegion *escc_mem); | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* Heathrow PIC */ | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:17 +03:00
										 |  |  | qemu_irq *heathrow_pic_init(MemoryRegion **pmem, | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  |                             int nb_cpus, qemu_irq **irqs); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Grackle PCI */ | 
					
						
							| 
									
										
										
										
											2012-08-20 19:08:00 +02:00
										 |  |  | #define TYPE_GRACKLE_PCI_HOST_BRIDGE "grackle-pcihost"
 | 
					
						
							| 
									
										
										
										
											2011-07-26 14:26:19 +03:00
										 |  |  | PCIBus *pci_grackle_init(uint32_t base, qemu_irq *pic, | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:04 +03:00
										 |  |  |                          MemoryRegion *address_space_mem, | 
					
						
							|  |  |  |                          MemoryRegion *address_space_io); | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* UniNorth PCI */ | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:04 +03:00
										 |  |  | PCIBus *pci_pmac_init(qemu_irq *pic, | 
					
						
							|  |  |  |                       MemoryRegion *address_space_mem, | 
					
						
							|  |  |  |                       MemoryRegion *address_space_io); | 
					
						
							|  |  |  | PCIBus *pci_pmac_u3_init(qemu_irq *pic, | 
					
						
							|  |  |  |                          MemoryRegion *address_space_mem, | 
					
						
							|  |  |  |                          MemoryRegion *address_space_io); | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* Mac NVRAM */ | 
					
						
							| 
									
										
										
										
											2013-01-23 23:04:00 +00:00
										 |  |  | #define TYPE_MACIO_NVRAM "macio-nvram"
 | 
					
						
							|  |  |  | #define MACIO_NVRAM(obj) \
 | 
					
						
							|  |  |  |     OBJECT_CHECK(MacIONVRAMState, (obj), TYPE_MACIO_NVRAM) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | typedef struct MacIONVRAMState { | 
					
						
							|  |  |  |     /*< private >*/ | 
					
						
							|  |  |  |     SysBusDevice parent_obj; | 
					
						
							|  |  |  |     /*< public >*/ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t size; | 
					
						
							|  |  |  |     uint32_t it_shift; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     MemoryRegion mem; | 
					
						
							|  |  |  |     uint8_t *data; | 
					
						
							|  |  |  | } MacIONVRAMState; | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | void pmac_format_nvram_partition (MacIONVRAMState *nvr, int len); | 
					
						
							| 
									
										
										
										
											2013-01-23 23:03:58 +00:00
										 |  |  | uint8_t macio_nvram_read(MacIONVRAMState *s, uint32_t addr); | 
					
						
							|  |  |  | void macio_nvram_write(MacIONVRAMState *s, uint32_t addr, uint8_t val); | 
					
						
							| 
									
										
										
										
											2007-10-28 23:42:18 +00:00
										 |  |  | #endif /* !defined(__PPC_MAC_H__) */
 |