| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * QEMU GRLIB IRQMP Emulator | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * (Multiprocessor and extended interrupt not supported) | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2019-05-15 14:31:28 +02:00
										 |  |  |  * Copyright (c) 2010-2019 AdaCore | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:16:59 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2019-10-17 18:42:35 +02:00
										 |  |  | #include "hw/irq.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/sysbus.h"
 | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | #include "cpu.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:51 +02:00
										 |  |  | #include "hw/qdev-properties.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-05 17:06:20 +01:00
										 |  |  | #include "hw/sparc/grlib.h"
 | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #include "trace.h"
 | 
					
						
							| 
									
										
										
										
											2016-05-12 13:22:25 +01:00
										 |  |  | #include "qapi/error.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | #include "qemu/module.h"
 | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define IRQMP_MAX_CPU 16
 | 
					
						
							|  |  |  | #define IRQMP_REG_SIZE 256      /* Size of memory mapped registers */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Memory mapped register offsets */ | 
					
						
							|  |  |  | #define LEVEL_OFFSET     0x00
 | 
					
						
							|  |  |  | #define PENDING_OFFSET   0x04
 | 
					
						
							|  |  |  | #define FORCE0_OFFSET    0x08
 | 
					
						
							|  |  |  | #define CLEAR_OFFSET     0x0C
 | 
					
						
							|  |  |  | #define MP_STATUS_OFFSET 0x10
 | 
					
						
							|  |  |  | #define BROADCAST_OFFSET 0x14
 | 
					
						
							|  |  |  | #define MASK_OFFSET      0x40
 | 
					
						
							|  |  |  | #define FORCE_OFFSET     0x80
 | 
					
						
							|  |  |  | #define EXTENDED_OFFSET  0xC0
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-26 19:26:18 +02:00
										 |  |  | #define GRLIB_IRQMP(obj) OBJECT_CHECK(IRQMP, (obj), TYPE_GRLIB_IRQMP)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | typedef struct IRQMPState IRQMPState; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | typedef struct IRQMP { | 
					
						
							| 
									
										
										
										
											2013-07-26 19:26:18 +02:00
										 |  |  |     SysBusDevice parent_obj; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-14 14:23:17 +02:00
										 |  |  |     MemoryRegion iomem; | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |     IRQMPState *state; | 
					
						
							| 
									
										
										
										
											2019-10-17 18:42:35 +02:00
										 |  |  |     qemu_irq irq; | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | } IRQMP; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | struct IRQMPState { | 
					
						
							|  |  |  |     uint32_t level; | 
					
						
							|  |  |  |     uint32_t pending; | 
					
						
							|  |  |  |     uint32_t clear; | 
					
						
							|  |  |  |     uint32_t broadcast; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t mask[IRQMP_MAX_CPU]; | 
					
						
							|  |  |  |     uint32_t force[IRQMP_MAX_CPU]; | 
					
						
							|  |  |  |     uint32_t extended[IRQMP_MAX_CPU]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     IRQMP    *parent; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void grlib_irqmp_check_irqs(IRQMPState *state) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t      pend   = 0; | 
					
						
							|  |  |  |     uint32_t      level0 = 0; | 
					
						
							|  |  |  |     uint32_t      level1 = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     assert(state != NULL); | 
					
						
							|  |  |  |     assert(state->parent != NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* IRQ for CPU 0 (no SMP support) */ | 
					
						
							|  |  |  |     pend = (state->pending | state->force[0]) | 
					
						
							|  |  |  |         & state->mask[0]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     level0 = pend & ~state->level; | 
					
						
							|  |  |  |     level1 = pend &  state->level; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     trace_grlib_irqmp_check_irqs(state->pending, state->force[0], | 
					
						
							|  |  |  |                                  state->mask[0], level1, level0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Trigger level1 interrupt first and level0 if there is no level1 */ | 
					
						
							| 
									
										
										
										
											2019-10-17 18:42:35 +02:00
										 |  |  |     qemu_set_irq(state->parent->irq, level1 ?: level0); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-01-10 21:43:27 +01:00
										 |  |  | static void grlib_irqmp_ack_mask(IRQMPState *state, uint32_t mask) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* Clear registers */ | 
					
						
							|  |  |  |     state->pending  &= ~mask; | 
					
						
							|  |  |  |     state->force[0] &= ~mask; /* Only CPU 0 (No SMP support) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     grlib_irqmp_check_irqs(state); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | void grlib_irqmp_ack(DeviceState *dev, int intno) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-26 19:26:18 +02:00
										 |  |  |     IRQMP        *irqmp = GRLIB_IRQMP(dev); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  |     IRQMPState   *state; | 
					
						
							|  |  |  |     uint32_t      mask; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     state = irqmp->state; | 
					
						
							|  |  |  |     assert(state != NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     intno &= 15; | 
					
						
							|  |  |  |     mask = 1 << intno; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     trace_grlib_irqmp_ack(intno); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-01-10 21:43:27 +01:00
										 |  |  |     grlib_irqmp_ack_mask(state, mask); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | void grlib_irqmp_set_irq(void *opaque, int irq, int level) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-26 19:26:18 +02:00
										 |  |  |     IRQMP      *irqmp = GRLIB_IRQMP(opaque); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  |     IRQMPState *s; | 
					
						
							|  |  |  |     int         i = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s = irqmp->state; | 
					
						
							|  |  |  |     assert(s         != NULL); | 
					
						
							|  |  |  |     assert(s->parent != NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (level) { | 
					
						
							|  |  |  |         trace_grlib_irqmp_set_irq(irq); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (s->broadcast & 1 << irq) { | 
					
						
							|  |  |  |             /* Broadcasted IRQ */ | 
					
						
							|  |  |  |             for (i = 0; i < IRQMP_MAX_CPU; i++) { | 
					
						
							|  |  |  |                 s->force[i] |= 1 << irq; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  |             s->pending |= 1 << irq; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         grlib_irqmp_check_irqs(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint64_t grlib_irqmp_read(void *opaque, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2011-11-14 14:23:17 +02:00
										 |  |  |                                  unsigned size) | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | { | 
					
						
							|  |  |  |     IRQMP      *irqmp = opaque; | 
					
						
							|  |  |  |     IRQMPState *state; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     assert(irqmp != NULL); | 
					
						
							|  |  |  |     state = irqmp->state; | 
					
						
							|  |  |  |     assert(state != NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     addr &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* global registers */ | 
					
						
							|  |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case LEVEL_OFFSET: | 
					
						
							|  |  |  |         return state->level; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case PENDING_OFFSET: | 
					
						
							|  |  |  |         return state->pending; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case FORCE0_OFFSET: | 
					
						
							|  |  |  |         /* This register is an "alias" for the force register of CPU 0 */ | 
					
						
							|  |  |  |         return state->force[0]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case CLEAR_OFFSET: | 
					
						
							|  |  |  |     case MP_STATUS_OFFSET: | 
					
						
							|  |  |  |         /* Always read as 0 */ | 
					
						
							|  |  |  |         return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case BROADCAST_OFFSET: | 
					
						
							|  |  |  |         return state->broadcast; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* mask registers */ | 
					
						
							|  |  |  |     if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) { | 
					
						
							|  |  |  |         int cpu = (addr - MASK_OFFSET) / 4; | 
					
						
							|  |  |  |         assert(cpu >= 0 && cpu < IRQMP_MAX_CPU); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         return state->mask[cpu]; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* force registers */ | 
					
						
							|  |  |  |     if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) { | 
					
						
							|  |  |  |         int cpu = (addr - FORCE_OFFSET) / 4; | 
					
						
							|  |  |  |         assert(cpu >= 0 && cpu < IRQMP_MAX_CPU); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         return state->force[cpu]; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* extended (not supported) */ | 
					
						
							|  |  |  |     if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) { | 
					
						
							|  |  |  |         int cpu = (addr - EXTENDED_OFFSET) / 4; | 
					
						
							|  |  |  |         assert(cpu >= 0 && cpu < IRQMP_MAX_CPU); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         return state->extended[cpu]; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-14 18:11:00 +01:00
										 |  |  |     trace_grlib_irqmp_readl_unknown(addr); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  |     return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void grlib_irqmp_write(void *opaque, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2011-11-14 14:23:17 +02:00
										 |  |  |                               uint64_t value, unsigned size) | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | { | 
					
						
							|  |  |  |     IRQMP      *irqmp = opaque; | 
					
						
							|  |  |  |     IRQMPState *state; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     assert(irqmp != NULL); | 
					
						
							|  |  |  |     state = irqmp->state; | 
					
						
							|  |  |  |     assert(state != NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     addr &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* global registers */ | 
					
						
							|  |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case LEVEL_OFFSET: | 
					
						
							|  |  |  |         value &= 0xFFFF << 1; /* clean up the value */ | 
					
						
							|  |  |  |         state->level = value; | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case PENDING_OFFSET: | 
					
						
							|  |  |  |         /* Read Only */ | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case FORCE0_OFFSET: | 
					
						
							|  |  |  |         /* This register is an "alias" for the force register of CPU 0 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         value &= 0xFFFE; /* clean up the value */ | 
					
						
							|  |  |  |         state->force[0] = value; | 
					
						
							|  |  |  |         grlib_irqmp_check_irqs(irqmp->state); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case CLEAR_OFFSET: | 
					
						
							|  |  |  |         value &= ~1; /* clean up the value */ | 
					
						
							| 
									
										
										
										
											2018-01-10 21:43:27 +01:00
										 |  |  |         grlib_irqmp_ack_mask(state, value); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case MP_STATUS_OFFSET: | 
					
						
							|  |  |  |         /* Read Only (no SMP support) */ | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case BROADCAST_OFFSET: | 
					
						
							|  |  |  |         value &= 0xFFFE; /* clean up the value */ | 
					
						
							|  |  |  |         state->broadcast = value; | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* mask registers */ | 
					
						
							|  |  |  |     if (addr >= MASK_OFFSET && addr < FORCE_OFFSET) { | 
					
						
							|  |  |  |         int cpu = (addr - MASK_OFFSET) / 4; | 
					
						
							|  |  |  |         assert(cpu >= 0 && cpu < IRQMP_MAX_CPU); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         value &= ~1; /* clean up the value */ | 
					
						
							|  |  |  |         state->mask[cpu] = value; | 
					
						
							|  |  |  |         grlib_irqmp_check_irqs(irqmp->state); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* force registers */ | 
					
						
							|  |  |  |     if (addr >= FORCE_OFFSET && addr < EXTENDED_OFFSET) { | 
					
						
							|  |  |  |         int cpu = (addr - FORCE_OFFSET) / 4; | 
					
						
							|  |  |  |         assert(cpu >= 0 && cpu < IRQMP_MAX_CPU); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         uint32_t force = value & 0xFFFE; | 
					
						
							|  |  |  |         uint32_t clear = (value >> 16) & 0xFFFE; | 
					
						
							|  |  |  |         uint32_t old   = state->force[cpu]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         state->force[cpu] = (old | force) & ~clear; | 
					
						
							|  |  |  |         grlib_irqmp_check_irqs(irqmp->state); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* extended (not supported) */ | 
					
						
							|  |  |  |     if (addr >= EXTENDED_OFFSET && addr < IRQMP_REG_SIZE) { | 
					
						
							|  |  |  |         int cpu = (addr - EXTENDED_OFFSET) / 4; | 
					
						
							|  |  |  |         assert(cpu >= 0 && cpu < IRQMP_MAX_CPU); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         value &= 0xF; /* clean up the value */ | 
					
						
							|  |  |  |         state->extended[cpu] = value; | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-14 18:11:00 +01:00
										 |  |  |     trace_grlib_irqmp_writel_unknown(addr, value); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-14 14:23:17 +02:00
										 |  |  | static const MemoryRegionOps grlib_irqmp_ops = { | 
					
						
							|  |  |  |     .read = grlib_irqmp_read, | 
					
						
							|  |  |  |     .write = grlib_irqmp_write, | 
					
						
							|  |  |  |     .endianness = DEVICE_NATIVE_ENDIAN, | 
					
						
							|  |  |  |     .valid = { | 
					
						
							|  |  |  |         .min_access_size = 4, | 
					
						
							|  |  |  |         .max_access_size = 4, | 
					
						
							|  |  |  |     }, | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void grlib_irqmp_reset(DeviceState *d) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-26 19:26:18 +02:00
										 |  |  |     IRQMP *irqmp = GRLIB_IRQMP(d); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  |     assert(irqmp->state != NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     memset(irqmp->state, 0, sizeof *irqmp->state); | 
					
						
							|  |  |  |     irqmp->state->parent = irqmp; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-05-12 13:22:25 +01:00
										 |  |  | static void grlib_irqmp_init(Object *obj) | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2016-05-12 13:22:25 +01:00
										 |  |  |     IRQMP *irqmp = GRLIB_IRQMP(obj); | 
					
						
							|  |  |  |     SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2019-10-17 18:42:35 +02:00
										 |  |  |     qdev_init_gpio_out_named(DEVICE(obj), &irqmp->irq, "grlib-irq", 1); | 
					
						
							| 
									
										
										
										
											2016-05-12 13:22:25 +01:00
										 |  |  |     memory_region_init_io(&irqmp->iomem, obj, &grlib_irqmp_ops, irqmp, | 
					
						
							| 
									
										
										
										
											2011-11-14 14:23:17 +02:00
										 |  |  |                           "irqmp", IRQMP_REG_SIZE); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |     irqmp->state = g_malloc0(sizeof *irqmp->state); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-27 11:38:10 +02:00
										 |  |  |     sysbus_init_mmio(dev, &irqmp->iomem); | 
					
						
							| 
									
										
										
										
											2016-05-12 13:22:25 +01:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | static void grlib_irqmp_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     dc->reset = grlib_irqmp_reset; | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-10 16:19:07 +01:00
										 |  |  | static const TypeInfo grlib_irqmp_info = { | 
					
						
							| 
									
										
										
										
											2013-07-26 19:26:18 +02:00
										 |  |  |     .name          = TYPE_GRLIB_IRQMP, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .parent        = TYPE_SYS_BUS_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(IRQMP), | 
					
						
							| 
									
										
										
										
											2016-05-12 13:22:25 +01:00
										 |  |  |     .instance_init = grlib_irqmp_init, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .class_init    = grlib_irqmp_class_init, | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void grlib_irqmp_register_types(void) | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     type_register_static(&grlib_irqmp_info); | 
					
						
							| 
									
										
										
										
											2011-01-24 12:56:53 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(grlib_irqmp_register_types) |