| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |  * QEMU ESP/NCR53C9x emulation | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-03-11 16:29:14 +00:00
										 |  |  |  * Copyright (c) 2005-2006 Fabrice Bellard | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2008-04-09 16:32:48 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | #include "sysbus.h"
 | 
					
						
							| 
									
										
										
										
											2009-10-30 09:54:00 +01:00
										 |  |  | #include "scsi.h"
 | 
					
						
							| 
									
										
										
										
											2009-10-30 09:53:59 +01:00
										 |  |  | #include "esp.h"
 | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* debug ESP card */ | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | //#define DEBUG_ESP
 | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |  * On Sparc32, this is the ESP (NCR53C90) part of chip STP2000 (Master I/O), | 
					
						
							|  |  |  |  * also produced as NCR89C100. See | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR89C100.txt
 | 
					
						
							|  |  |  |  * and | 
					
						
							|  |  |  |  * http://www.ibiblio.org/pub/historic-linux/early-ports/Sparc/NCR/NCR53C9X.txt
 | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | #ifdef DEBUG_ESP
 | 
					
						
							| 
									
										
										
										
											2009-05-13 17:53:17 +00:00
										 |  |  | #define DPRINTF(fmt, ...)                                       \
 | 
					
						
							|  |  |  |     do { printf("ESP: " fmt , ## __VA_ARGS__); } while (0) | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2009-05-13 17:53:17 +00:00
										 |  |  | #define DPRINTF(fmt, ...) do {} while (0)
 | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-13 17:53:17 +00:00
										 |  |  | #define ESP_ERROR(fmt, ...)                                             \
 | 
					
						
							|  |  |  |     do { printf("ESP ERROR: %s: " fmt, __func__ , ## __VA_ARGS__); } while (0) | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-26 17:39:43 +00:00
										 |  |  | #define ESP_REGS 16
 | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  | #define TI_BUFSZ 16
 | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-03-11 16:29:14 +00:00
										 |  |  | typedef struct ESPState ESPState; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-03-11 16:29:14 +00:00
										 |  |  | struct ESPState { | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  |     SysBusDevice busdev; | 
					
						
							| 
									
										
										
										
											2008-04-09 16:32:48 +00:00
										 |  |  |     uint32_t it_shift; | 
					
						
							| 
									
										
										
										
											2007-05-27 16:36:10 +00:00
										 |  |  |     qemu_irq irq; | 
					
						
							| 
									
										
										
										
											2007-05-26 17:39:43 +00:00
										 |  |  |     uint8_t rregs[ESP_REGS]; | 
					
						
							|  |  |  |     uint8_t wregs[ESP_REGS]; | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |     int32_t ti_size; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     uint32_t ti_rptr, ti_wptr; | 
					
						
							|  |  |  |     uint8_t ti_buf[TI_BUFSZ]; | 
					
						
							| 
									
										
										
										
											2008-05-10 10:12:00 +00:00
										 |  |  |     uint32_t sense; | 
					
						
							|  |  |  |     uint32_t dma; | 
					
						
							| 
									
										
										
										
											2009-09-16 22:25:28 +02:00
										 |  |  |     SCSIBus bus; | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |     SCSIDevice *current_dev; | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     uint8_t cmdbuf[TI_BUFSZ]; | 
					
						
							| 
									
										
										
										
											2008-05-10 10:12:00 +00:00
										 |  |  |     uint32_t cmdlen; | 
					
						
							|  |  |  |     uint32_t do_cmd; | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |     /* The amount of data left in the current DMA transfer.  */ | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     uint32_t dma_left; | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |     /* The size of the current DMA transfer.  Zero if no transfer is in
 | 
					
						
							|  |  |  |        progress.  */ | 
					
						
							|  |  |  |     uint32_t dma_counter; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     uint8_t *async_buf; | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     uint32_t async_len; | 
					
						
							| 
									
										
										
										
											2008-03-02 08:48:47 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-07 09:17:35 +00:00
										 |  |  |     ESPDMAMemoryReadWriteFunc dma_memory_read; | 
					
						
							|  |  |  |     ESPDMAMemoryReadWriteFunc dma_memory_write; | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |     void *dma_opaque; | 
					
						
							| 
									
										
										
										
											2006-03-11 16:29:14 +00:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  | #define ESP_TCLO   0x0
 | 
					
						
							|  |  |  | #define ESP_TCMID  0x1
 | 
					
						
							|  |  |  | #define ESP_FIFO   0x2
 | 
					
						
							|  |  |  | #define ESP_CMD    0x3
 | 
					
						
							|  |  |  | #define ESP_RSTAT  0x4
 | 
					
						
							|  |  |  | #define ESP_WBUSID 0x4
 | 
					
						
							|  |  |  | #define ESP_RINTR  0x5
 | 
					
						
							|  |  |  | #define ESP_WSEL   0x5
 | 
					
						
							|  |  |  | #define ESP_RSEQ   0x6
 | 
					
						
							|  |  |  | #define ESP_WSYNTP 0x6
 | 
					
						
							|  |  |  | #define ESP_RFLAGS 0x7
 | 
					
						
							|  |  |  | #define ESP_WSYNO  0x7
 | 
					
						
							|  |  |  | #define ESP_CFG1   0x8
 | 
					
						
							|  |  |  | #define ESP_RRES1  0x9
 | 
					
						
							|  |  |  | #define ESP_WCCF   0x9
 | 
					
						
							|  |  |  | #define ESP_RRES2  0xa
 | 
					
						
							|  |  |  | #define ESP_WTEST  0xa
 | 
					
						
							|  |  |  | #define ESP_CFG2   0xb
 | 
					
						
							|  |  |  | #define ESP_CFG3   0xc
 | 
					
						
							|  |  |  | #define ESP_RES3   0xd
 | 
					
						
							|  |  |  | #define ESP_TCHI   0xe
 | 
					
						
							|  |  |  | #define ESP_RES4   0xf
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define CMD_DMA 0x80
 | 
					
						
							|  |  |  | #define CMD_CMD 0x7f
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define CMD_NOP      0x00
 | 
					
						
							|  |  |  | #define CMD_FLUSH    0x01
 | 
					
						
							|  |  |  | #define CMD_RESET    0x02
 | 
					
						
							|  |  |  | #define CMD_BUSRESET 0x03
 | 
					
						
							|  |  |  | #define CMD_TI       0x10
 | 
					
						
							|  |  |  | #define CMD_ICCS     0x11
 | 
					
						
							|  |  |  | #define CMD_MSGACC   0x12
 | 
					
						
							| 
									
										
										
										
											2009-08-22 13:55:05 +00:00
										 |  |  | #define CMD_PAD      0x18
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  | #define CMD_SATN     0x1a
 | 
					
						
							| 
									
										
										
										
											2009-08-22 13:54:31 +00:00
										 |  |  | #define CMD_SEL      0x41
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  | #define CMD_SELATN   0x42
 | 
					
						
							|  |  |  | #define CMD_SELATNS  0x43
 | 
					
						
							|  |  |  | #define CMD_ENSEL    0x44
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | #define STAT_DO 0x00
 | 
					
						
							|  |  |  | #define STAT_DI 0x01
 | 
					
						
							|  |  |  | #define STAT_CD 0x02
 | 
					
						
							|  |  |  | #define STAT_ST 0x03
 | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  | #define STAT_MO 0x06
 | 
					
						
							|  |  |  | #define STAT_MI 0x07
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  | #define STAT_PIO_MASK 0x06
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define STAT_TC 0x10
 | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  | #define STAT_PE 0x20
 | 
					
						
							|  |  |  | #define STAT_GE 0x40
 | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  | #define STAT_INT 0x80
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  | #define BUSID_DID 0x07
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | #define INTR_FC 0x08
 | 
					
						
							|  |  |  | #define INTR_BS 0x10
 | 
					
						
							|  |  |  | #define INTR_DC 0x20
 | 
					
						
							| 
									
										
										
										
											2005-11-11 00:24:58 +00:00
										 |  |  | #define INTR_RST 0x80
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define SEQ_0 0x0
 | 
					
						
							|  |  |  | #define SEQ_CD 0x4
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  | #define CFG1_RESREPT 0x40
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define TCHI_FAS100A 0x4
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  | static void esp_raise_irq(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (!(s->rregs[ESP_RSTAT] & STAT_INT)) { | 
					
						
							|  |  |  |         s->rregs[ESP_RSTAT] |= STAT_INT; | 
					
						
							|  |  |  |         qemu_irq_raise(s->irq); | 
					
						
							| 
									
										
										
										
											2010-01-16 09:06:34 +00:00
										 |  |  |         DPRINTF("Raise IRQ\n"); | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void esp_lower_irq(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (s->rregs[ESP_RSTAT] & STAT_INT) { | 
					
						
							|  |  |  |         s->rregs[ESP_RSTAT] &= ~STAT_INT; | 
					
						
							|  |  |  |         qemu_irq_lower(s->irq); | 
					
						
							| 
									
										
										
										
											2010-01-16 09:06:34 +00:00
										 |  |  |         DPRINTF("Lower IRQ\n"); | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-10 10:12:00 +00:00
										 |  |  | static uint32_t get_cmd(ESPState *s, uint8_t *buf) | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     uint32_t dmalen; | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  |     int target; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  |     target = s->wregs[ESP_WBUSID] & BUSID_DID; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     if (s->dma) { | 
					
						
							| 
									
										
										
										
											2008-11-29 16:51:02 +00:00
										 |  |  |         dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8); | 
					
						
							| 
									
										
										
										
											2008-03-02 08:48:47 +00:00
										 |  |  |         s->dma_memory_read(s->dma_opaque, buf, dmalen); | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2008-11-29 16:51:02 +00:00
										 |  |  |         dmalen = s->ti_size; | 
					
						
							|  |  |  |         memcpy(buf, s->ti_buf, dmalen); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         buf[0] = 0; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2008-11-29 16:51:02 +00:00
										 |  |  |     DPRINTF("get_cmd: len %d target %d\n", dmalen, target); | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  |     s->ti_size = 0; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     s->ti_rptr = 0; | 
					
						
							|  |  |  |     s->ti_wptr = 0; | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     if (s->current_dev) { | 
					
						
							|  |  |  |         /* Started a new command before the old one finished.  Cancel it.  */ | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |         s->current_dev->info->cancel_io(s->current_dev, 0); | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         s->async_len = 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-16 22:25:28 +02:00
										 |  |  |     if (target >= ESP_MAX_DEVS || !s->bus.devs[target]) { | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |         // No such drive
 | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         s->rregs[ESP_RSTAT] = 0; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         s->rregs[ESP_RINTR] = INTR_DC; | 
					
						
							|  |  |  |         s->rregs[ESP_RSEQ] = SEQ_0; | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         return 0; | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2009-09-16 22:25:28 +02:00
										 |  |  |     s->current_dev = s->bus.devs[target]; | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     return dmalen; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-05 06:24:47 +00:00
										 |  |  | static void do_busid_cmd(ESPState *s, uint8_t *buf, uint8_t busid) | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int32_t datalen; | 
					
						
							|  |  |  |     int lun; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-05 06:24:47 +00:00
										 |  |  |     DPRINTF("do_busid_cmd: busid 0x%x\n", busid); | 
					
						
							|  |  |  |     lun = busid & 7; | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |     datalen = s->current_dev->info->send_command(s->current_dev, 0, buf, lun); | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |     s->ti_size = datalen; | 
					
						
							|  |  |  |     if (datalen != 0) { | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         s->rregs[ESP_RSTAT] = STAT_TC; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         s->dma_left = 0; | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |         s->dma_counter = 0; | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |         if (datalen > 0) { | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             s->rregs[ESP_RSTAT] |= STAT_DI; | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |             s->current_dev->info->read_data(s->current_dev, 0); | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             s->rregs[ESP_RSTAT] |= STAT_DO; | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |             s->current_dev->info->write_data(s->current_dev, 0); | 
					
						
							| 
									
										
										
										
											2005-12-05 20:30:36 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; | 
					
						
							|  |  |  |     s->rregs[ESP_RSEQ] = SEQ_CD; | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |     esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-05 06:24:47 +00:00
										 |  |  | static void do_cmd(ESPState *s, uint8_t *buf) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint8_t busid = buf[0]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     do_busid_cmd(s, &buf[1], busid); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  | static void handle_satn(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint8_t buf[32]; | 
					
						
							|  |  |  |     int len; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     len = get_cmd(s, buf); | 
					
						
							|  |  |  |     if (len) | 
					
						
							|  |  |  |         do_cmd(s, buf); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-05 06:24:47 +00:00
										 |  |  | static void handle_s_without_atn(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint8_t buf[32]; | 
					
						
							|  |  |  |     int len; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     len = get_cmd(s, buf); | 
					
						
							|  |  |  |     if (len) { | 
					
						
							|  |  |  |         do_busid_cmd(s, buf, 0); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  | static void handle_satn_stop(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     s->cmdlen = get_cmd(s, s->cmdbuf); | 
					
						
							|  |  |  |     if (s->cmdlen) { | 
					
						
							|  |  |  |         DPRINTF("Set ATN & Stop: cmdlen %d\n", s->cmdlen); | 
					
						
							|  |  |  |         s->do_cmd = 1; | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         s->rregs[ESP_RSTAT] = STAT_TC | STAT_CD; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; | 
					
						
							|  |  |  |         s->rregs[ESP_RSEQ] = SEQ_CD; | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-05-26 21:53:41 +00:00
										 |  |  | static void write_response(ESPState *s) | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2006-05-26 21:53:41 +00:00
										 |  |  |     DPRINTF("Transfer status (sense=%d)\n", s->sense); | 
					
						
							|  |  |  |     s->ti_buf[0] = s->sense; | 
					
						
							|  |  |  |     s->ti_buf[1] = 0; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     if (s->dma) { | 
					
						
							| 
									
										
										
										
											2008-03-02 08:48:47 +00:00
										 |  |  |         s->dma_memory_write(s->dma_opaque, s->ti_buf, 2); | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         s->rregs[ESP_RSTAT] = STAT_TC | STAT_ST; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         s->rregs[ESP_RINTR] = INTR_BS | INTR_FC; | 
					
						
							|  |  |  |         s->rregs[ESP_RSEQ] = SEQ_CD; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         s->ti_size = 2; | 
					
						
							|  |  |  |         s->ti_rptr = 0; | 
					
						
							|  |  |  |         s->ti_wptr = 0; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         s->rregs[ESP_RFLAGS] = 2; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |     esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  | static void esp_dma_done(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |     s->rregs[ESP_RSTAT] |= STAT_TC; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     s->rregs[ESP_RINTR] = INTR_BS; | 
					
						
							|  |  |  |     s->rregs[ESP_RSEQ] = 0; | 
					
						
							|  |  |  |     s->rregs[ESP_RFLAGS] = 0; | 
					
						
							|  |  |  |     s->rregs[ESP_TCLO] = 0; | 
					
						
							|  |  |  |     s->rregs[ESP_TCMID] = 0; | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |     esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  | static void esp_do_dma(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |     uint32_t len; | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     int to_device; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |     to_device = (s->ti_size < 0); | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     len = s->dma_left; | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     if (s->do_cmd) { | 
					
						
							|  |  |  |         DPRINTF("command len %d + %d\n", s->cmdlen, len); | 
					
						
							| 
									
										
										
										
											2008-03-02 08:48:47 +00:00
										 |  |  |         s->dma_memory_read(s->dma_opaque, &s->cmdbuf[s->cmdlen], len); | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |         s->ti_size = 0; | 
					
						
							|  |  |  |         s->cmdlen = 0; | 
					
						
							|  |  |  |         s->do_cmd = 0; | 
					
						
							|  |  |  |         do_cmd(s, s->cmdbuf); | 
					
						
							|  |  |  |         return; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     if (s->async_len == 0) { | 
					
						
							|  |  |  |         /* Defer until data is available.  */ | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     if (len > s->async_len) { | 
					
						
							|  |  |  |         len = s->async_len; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     if (to_device) { | 
					
						
							| 
									
										
										
										
											2008-03-02 08:48:47 +00:00
										 |  |  |         s->dma_memory_read(s->dma_opaque, s->async_buf, len); | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2008-03-02 08:48:47 +00:00
										 |  |  |         s->dma_memory_write(s->dma_opaque, s->async_buf, len); | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     s->dma_left -= len; | 
					
						
							|  |  |  |     s->async_buf += len; | 
					
						
							|  |  |  |     s->async_len -= len; | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |     if (to_device) | 
					
						
							|  |  |  |         s->ti_size += len; | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |         s->ti_size -= len; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |     if (s->async_len == 0) { | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |         if (to_device) { | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |             // ti_size is negative
 | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |             s->current_dev->info->write_data(s->current_dev, 0); | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |             s->current_dev->info->read_data(s->current_dev, 0); | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |             /* If there is still data to be read from the device then
 | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  |                complete the DMA operation immediately.  Otherwise defer | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |                until the scsi layer has completed.  */ | 
					
						
							|  |  |  |             if (s->dma_left == 0 && s->ti_size > 0) { | 
					
						
							|  |  |  |                 esp_dma_done(s); | 
					
						
							|  |  |  |             } | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |     } else { | 
					
						
							|  |  |  |         /* Partially filled a scsi buffer. Complete immediately.  */ | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         esp_dma_done(s); | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  | static void esp_command_complete(SCSIBus *bus, int reason, uint32_t tag, | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |                                  uint32_t arg) | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |     ESPState *s = DO_UPCAST(ESPState, busdev.qdev, bus->qbus.parent); | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     if (reason == SCSI_REASON_DONE) { | 
					
						
							|  |  |  |         DPRINTF("SCSI Command complete\n"); | 
					
						
							|  |  |  |         if (s->ti_size != 0) | 
					
						
							|  |  |  |             DPRINTF("SCSI command completed unexpectedly\n"); | 
					
						
							|  |  |  |         s->ti_size = 0; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         s->dma_left = 0; | 
					
						
							|  |  |  |         s->async_len = 0; | 
					
						
							|  |  |  |         if (arg) | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |             DPRINTF("Command failed\n"); | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         s->sense = arg; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         s->rregs[ESP_RSTAT] = STAT_ST; | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         esp_dma_done(s); | 
					
						
							|  |  |  |         s->current_dev = NULL; | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     } else { | 
					
						
							|  |  |  |         DPRINTF("transfer %d/%d\n", s->dma_left, s->ti_size); | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |         s->async_len = arg; | 
					
						
							| 
									
										
										
										
											2009-08-31 14:24:04 +02:00
										 |  |  |         s->async_buf = s->current_dev->info->get_buf(s->current_dev, 0); | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |         if (s->dma_left) { | 
					
						
							| 
									
										
										
										
											2006-08-29 04:52:16 +00:00
										 |  |  |             esp_do_dma(s); | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |         } else if (s->dma_counter != 0 && s->ti_size <= 0) { | 
					
						
							|  |  |  |             /* If this was the last part of a DMA transfer then the
 | 
					
						
							|  |  |  |                completion interrupt is deferred to here.  */ | 
					
						
							|  |  |  |             esp_dma_done(s); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | static void handle_ti(ESPState *s) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |     uint32_t dmalen, minlen; | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     dmalen = s->rregs[ESP_TCLO] | (s->rregs[ESP_TCMID] << 8); | 
					
						
							| 
									
										
										
										
											2006-05-21 12:46:31 +00:00
										 |  |  |     if (dmalen==0) { | 
					
						
							|  |  |  |       dmalen=0x10000; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |     s->dma_counter = dmalen; | 
					
						
							| 
									
										
										
										
											2006-05-21 12:46:31 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     if (s->do_cmd) | 
					
						
							|  |  |  |         minlen = (dmalen < 32) ? dmalen : 32; | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  |     else if (s->ti_size < 0) | 
					
						
							|  |  |  |         minlen = (dmalen < -s->ti_size) ? dmalen : -s->ti_size; | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     else | 
					
						
							|  |  |  |         minlen = (dmalen < s->ti_size) ? dmalen : s->ti_size; | 
					
						
							| 
									
										
										
										
											2006-05-21 12:46:31 +00:00
										 |  |  |     DPRINTF("Transfer Information len %d\n", minlen); | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |     if (s->dma) { | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |         s->dma_left = minlen; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         s->rregs[ESP_RSTAT] &= ~STAT_TC; | 
					
						
							| 
									
										
										
										
											2006-08-12 01:04:27 +00:00
										 |  |  |         esp_do_dma(s); | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     } else if (s->do_cmd) { | 
					
						
							|  |  |  |         DPRINTF("command len %d\n", s->cmdlen); | 
					
						
							|  |  |  |         s->ti_size = 0; | 
					
						
							|  |  |  |         s->cmdlen = 0; | 
					
						
							|  |  |  |         s->do_cmd = 0; | 
					
						
							|  |  |  |         do_cmd(s, s->cmdbuf); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-24 16:34:21 +00:00
										 |  |  | static void esp_reset(DeviceState *d) | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-10-24 16:34:21 +00:00
										 |  |  |     ESPState *s = container_of(d, ESPState, busdev.qdev); | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-26 17:39:43 +00:00
										 |  |  |     memset(s->rregs, 0, ESP_REGS); | 
					
						
							|  |  |  |     memset(s->wregs, 0, ESP_REGS); | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     s->rregs[ESP_TCHI] = TCHI_FAS100A; // Indicate fas100a
 | 
					
						
							| 
									
										
										
										
											2006-03-11 16:29:14 +00:00
										 |  |  |     s->ti_size = 0; | 
					
						
							|  |  |  |     s->ti_rptr = 0; | 
					
						
							|  |  |  |     s->ti_wptr = 0; | 
					
						
							|  |  |  |     s->dma = 0; | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |     s->do_cmd = 0; | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->rregs[ESP_CFG1] = 7; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-08-16 19:56:27 +00:00
										 |  |  | static void parent_esp_reset(void *opaque, int irq, int level) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (level) | 
					
						
							|  |  |  |         esp_reset(opaque); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static uint32_t esp_mem_readb(void *opaque, target_phys_addr_t addr) | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     ESPState *s = opaque; | 
					
						
							| 
									
										
										
										
											2009-07-31 07:26:44 +00:00
										 |  |  |     uint32_t saddr, old_val; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-02 17:47:02 +00:00
										 |  |  |     saddr = addr >> s->it_shift; | 
					
						
							| 
									
										
										
										
											2005-11-11 00:24:58 +00:00
										 |  |  |     DPRINTF("read reg[%d]: 0x%2.2x\n", saddr, s->rregs[saddr]); | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     switch (saddr) { | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_FIFO: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         if (s->ti_size > 0) { | 
					
						
							|  |  |  |             s->ti_size--; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             if ((s->rregs[ESP_RSTAT] & STAT_PIO_MASK) == 0) { | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  |                 /* Data out.  */ | 
					
						
							|  |  |  |                 ESP_ERROR("PIO data read not implemented\n"); | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |                 s->rregs[ESP_FIFO] = 0; | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |             } else { | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |                 s->rregs[ESP_FIFO] = s->ti_buf[s->ti_rptr++]; | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |             esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         } | 
					
						
							|  |  |  |         if (s->ti_size == 0) { | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |             s->ti_rptr = 0; | 
					
						
							|  |  |  |             s->ti_wptr = 0; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_RINTR: | 
					
						
							| 
									
										
										
										
											2009-07-31 07:26:44 +00:00
										 |  |  |         /* Clear sequence step, interrupt register and all status bits
 | 
					
						
							|  |  |  |            except TC */ | 
					
						
							|  |  |  |         old_val = s->rregs[ESP_RINTR]; | 
					
						
							|  |  |  |         s->rregs[ESP_RINTR] = 0; | 
					
						
							|  |  |  |         s->rregs[ESP_RSTAT] &= ~STAT_TC; | 
					
						
							|  |  |  |         s->rregs[ESP_RSEQ] = SEQ_CD; | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |         esp_lower_irq(s); | 
					
						
							| 
									
										
										
										
											2009-07-31 07:26:44 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         return old_val; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     default: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  |     return s->rregs[saddr]; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static void esp_mem_writeb(void *opaque, target_phys_addr_t addr, uint32_t val) | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     ESPState *s = opaque; | 
					
						
							|  |  |  |     uint32_t saddr; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-02 17:47:02 +00:00
										 |  |  |     saddr = addr >> s->it_shift; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     DPRINTF("write reg[%d]: 0x%2.2x -> 0x%2.2x\n", saddr, s->wregs[saddr], | 
					
						
							|  |  |  |             val); | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     switch (saddr) { | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_TCLO: | 
					
						
							|  |  |  |     case ESP_TCMID: | 
					
						
							|  |  |  |         s->rregs[ESP_RSTAT] &= ~STAT_TC; | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_FIFO: | 
					
						
							| 
									
										
										
										
											2006-06-03 14:19:19 +00:00
										 |  |  |         if (s->do_cmd) { | 
					
						
							|  |  |  |             s->cmdbuf[s->cmdlen++] = val & 0xff; | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  |         } else if (s->ti_size == TI_BUFSZ - 1) { | 
					
						
							|  |  |  |             ESP_ERROR("fifo overrun\n"); | 
					
						
							| 
									
										
										
										
											2006-05-25 23:58:51 +00:00
										 |  |  |         } else { | 
					
						
							|  |  |  |             s->ti_size++; | 
					
						
							|  |  |  |             s->ti_buf[s->ti_wptr++] = val & 0xff; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_CMD: | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |         s->rregs[saddr] = val; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         if (val & CMD_DMA) { | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             s->dma = 1; | 
					
						
							| 
									
										
										
										
											2006-09-17 03:20:58 +00:00
										 |  |  |             /* Reload DMA counter.  */ | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             s->rregs[ESP_TCLO] = s->wregs[ESP_TCLO]; | 
					
						
							|  |  |  |             s->rregs[ESP_TCMID] = s->wregs[ESP_TCMID]; | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         } else { | 
					
						
							|  |  |  |             s->dma = 0; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         switch(val & CMD_CMD) { | 
					
						
							|  |  |  |         case CMD_NOP: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("NOP (%2.2x)\n", val); | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_FLUSH: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("Flush FIFO (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2005-11-11 00:24:58 +00:00
										 |  |  |             //s->ti_size = 0;
 | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             s->rregs[ESP_RINTR] = INTR_FC; | 
					
						
							|  |  |  |             s->rregs[ESP_RSEQ] = 0; | 
					
						
							| 
									
										
										
										
											2008-06-25 19:59:53 +00:00
										 |  |  |             s->rregs[ESP_RFLAGS] = 0; | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_RESET: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("Chip reset (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2009-10-24 16:34:21 +00:00
										 |  |  |             esp_reset(&s->busdev.qdev); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_BUSRESET: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("Bus reset (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             s->rregs[ESP_RINTR] = INTR_RST; | 
					
						
							|  |  |  |             if (!(s->wregs[ESP_CFG1] & CFG1_RESREPT)) { | 
					
						
							| 
									
										
										
										
											2008-04-24 17:20:25 +00:00
										 |  |  |                 esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2005-11-11 00:24:58 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_TI: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             handle_ti(s); | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_ICCS: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("Initiator Command Complete Sequence (%2.2x)\n", val); | 
					
						
							|  |  |  |             write_response(s); | 
					
						
							| 
									
										
										
										
											2008-11-30 10:24:13 +00:00
										 |  |  |             s->rregs[ESP_RINTR] = INTR_FC; | 
					
						
							|  |  |  |             s->rregs[ESP_RSTAT] |= STAT_MI; | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_MSGACC: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("Message Accepted (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |             s->rregs[ESP_RINTR] = INTR_DC; | 
					
						
							|  |  |  |             s->rregs[ESP_RSEQ] = 0; | 
					
						
							| 
									
										
										
										
											2009-08-31 19:03:51 +02:00
										 |  |  |             s->rregs[ESP_RFLAGS] = 0; | 
					
						
							|  |  |  |             esp_raise_irq(s); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2009-08-22 13:55:05 +00:00
										 |  |  |         case CMD_PAD: | 
					
						
							|  |  |  |             DPRINTF("Transfer padding (%2.2x)\n", val); | 
					
						
							|  |  |  |             s->rregs[ESP_RSTAT] = STAT_TC; | 
					
						
							|  |  |  |             s->rregs[ESP_RINTR] = INTR_FC; | 
					
						
							|  |  |  |             s->rregs[ESP_RSEQ] = 0; | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_SATN: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             DPRINTF("Set ATN (%2.2x)\n", val); | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2009-08-22 13:54:31 +00:00
										 |  |  |         case CMD_SEL: | 
					
						
							|  |  |  |             DPRINTF("Select without ATN (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2009-09-05 06:24:47 +00:00
										 |  |  |             handle_s_without_atn(s); | 
					
						
							| 
									
										
										
										
											2009-08-22 13:54:31 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_SELATN: | 
					
						
							| 
									
										
										
										
											2009-08-22 13:54:31 +00:00
										 |  |  |             DPRINTF("Select with ATN (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             handle_satn(s); | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_SELATNS: | 
					
						
							| 
									
										
										
										
											2009-08-22 13:54:31 +00:00
										 |  |  |             DPRINTF("Select with ATN & stop (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             handle_satn_stop(s); | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |         case CMD_ENSEL: | 
					
						
							| 
									
										
										
										
											2007-08-11 07:58:41 +00:00
										 |  |  |             DPRINTF("Enable selection (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2008-11-29 16:51:42 +00:00
										 |  |  |             s->rregs[ESP_RINTR] = 0; | 
					
						
							| 
									
										
										
										
											2007-08-11 07:58:41 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         default: | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  |             ESP_ERROR("Unhandled ESP command (%2.2x)\n", val); | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_WBUSID ... ESP_WSYNO: | 
					
						
							| 
									
										
										
										
											2007-10-06 11:28:21 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_CFG1: | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |         s->rregs[saddr] = val; | 
					
						
							|  |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-12-01 14:51:23 +00:00
										 |  |  |     case ESP_WCCF ... ESP_WTEST: | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-11-29 16:48:29 +00:00
										 |  |  |     case ESP_CFG2 ... ESP_RES4: | 
					
						
							| 
									
										
										
										
											2005-10-30 17:24:05 +00:00
										 |  |  |         s->rregs[saddr] = val; | 
					
						
							|  |  |  |         break; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     default: | 
					
						
							| 
									
										
										
										
											2008-11-29 16:45:28 +00:00
										 |  |  |         ESP_ERROR("invalid write of 0x%02x at [0x%x]\n", val, saddr); | 
					
						
							|  |  |  |         return; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2005-04-06 20:31:50 +00:00
										 |  |  |     s->wregs[saddr] = val; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-25 18:29:31 +00:00
										 |  |  | static CPUReadMemoryFunc * const esp_mem_read[3] = { | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     esp_mem_readb, | 
					
						
							| 
									
										
										
										
											2008-01-01 17:06:38 +00:00
										 |  |  |     NULL, | 
					
						
							|  |  |  |     NULL, | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-25 18:29:31 +00:00
										 |  |  | static CPUWriteMemoryFunc * const esp_mem_write[3] = { | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  |     esp_mem_writeb, | 
					
						
							| 
									
										
										
										
											2008-01-01 17:06:38 +00:00
										 |  |  |     NULL, | 
					
						
							| 
									
										
										
										
											2008-10-02 18:07:56 +00:00
										 |  |  |     esp_mem_writeb, | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-19 15:44:50 +00:00
										 |  |  | static const VMStateDescription vmstate_esp = { | 
					
						
							|  |  |  |     .name ="esp", | 
					
						
							|  |  |  |     .version_id = 3, | 
					
						
							|  |  |  |     .minimum_version_id = 3, | 
					
						
							|  |  |  |     .minimum_version_id_old = 3, | 
					
						
							|  |  |  |     .fields      = (VMStateField []) { | 
					
						
							|  |  |  |         VMSTATE_BUFFER(rregs, ESPState), | 
					
						
							|  |  |  |         VMSTATE_BUFFER(wregs, ESPState), | 
					
						
							|  |  |  |         VMSTATE_INT32(ti_size, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(ti_rptr, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(ti_wptr, ESPState), | 
					
						
							|  |  |  |         VMSTATE_BUFFER(ti_buf, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(sense, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(dma, ESPState), | 
					
						
							|  |  |  |         VMSTATE_BUFFER(cmdbuf, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(cmdlen, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(do_cmd, ESPState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(dma_left, ESPState), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | void esp_init(target_phys_addr_t espaddr, int it_shift, | 
					
						
							| 
									
										
										
										
											2010-02-07 09:17:35 +00:00
										 |  |  |               ESPDMAMemoryReadWriteFunc dma_memory_read, | 
					
						
							|  |  |  |               ESPDMAMemoryReadWriteFunc dma_memory_write, | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  |               void *dma_opaque, qemu_irq irq, qemu_irq *reset) | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  |     DeviceState *dev; | 
					
						
							|  |  |  |     SysBusDevice *s; | 
					
						
							| 
									
										
										
										
											2009-07-15 13:43:31 +02:00
										 |  |  |     ESPState *esp; | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |     dev = qdev_create(NULL, "esp"); | 
					
						
							| 
									
										
										
										
											2009-07-15 13:43:31 +02:00
										 |  |  |     esp = DO_UPCAST(ESPState, busdev.qdev, dev); | 
					
						
							|  |  |  |     esp->dma_memory_read = dma_memory_read; | 
					
						
							|  |  |  |     esp->dma_memory_write = dma_memory_write; | 
					
						
							|  |  |  |     esp->dma_opaque = dma_opaque; | 
					
						
							|  |  |  |     esp->it_shift = it_shift; | 
					
						
							| 
									
										
										
										
											2009-10-07 01:15:58 +02:00
										 |  |  |     qdev_init_nofail(dev); | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  |     s = sysbus_from_qdev(dev); | 
					
						
							|  |  |  |     sysbus_connect_irq(s, 0, irq); | 
					
						
							|  |  |  |     sysbus_mmio_map(s, 0, espaddr); | 
					
						
							| 
									
										
										
										
											2009-08-08 21:43:12 +00:00
										 |  |  |     *reset = qdev_get_gpio_in(dev, 0); | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-14 10:36:05 +02:00
										 |  |  | static int esp_init1(SysBusDevice *dev) | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | { | 
					
						
							|  |  |  |     ESPState *s = FROM_SYSBUS(ESPState, dev); | 
					
						
							|  |  |  |     int esp_io_memory; | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  |     sysbus_init_irq(dev, &s->irq); | 
					
						
							|  |  |  |     assert(s->it_shift != -1); | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-14 11:38:51 +03:00
										 |  |  |     esp_io_memory = cpu_register_io_memory(esp_mem_read, esp_mem_write, s); | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  |     sysbus_init_mmio(dev, ESP_REGS << s->it_shift, esp_io_memory); | 
					
						
							| 
									
										
										
										
											2005-03-13 09:43:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-26 14:56:11 +01:00
										 |  |  |     qdev_init_gpio_in(&dev->qdev, parent_esp_reset, 1); | 
					
						
							| 
									
										
										
										
											2007-08-16 19:56:27 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-16 22:25:28 +02:00
										 |  |  |     scsi_bus_new(&s->bus, &dev->qdev, 0, ESP_MAX_DEVS, esp_command_complete); | 
					
						
							|  |  |  |     scsi_bus_legacy_handle_cmdline(&s->bus); | 
					
						
							| 
									
										
										
										
											2009-08-14 10:36:05 +02:00
										 |  |  |     return 0; | 
					
						
							| 
									
										
										
										
											2006-09-03 16:09:07 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-24 16:34:21 +00:00
										 |  |  | static SysBusDeviceInfo esp_info = { | 
					
						
							|  |  |  |     .init = esp_init1, | 
					
						
							|  |  |  |     .qdev.name  = "esp", | 
					
						
							|  |  |  |     .qdev.size  = sizeof(ESPState), | 
					
						
							|  |  |  |     .qdev.vmsd  = &vmstate_esp, | 
					
						
							|  |  |  |     .qdev.reset = esp_reset, | 
					
						
							|  |  |  |     .qdev.props = (Property[]) { | 
					
						
							|  |  |  |         {.name = NULL} | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | static void esp_register_devices(void) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2009-10-24 16:34:21 +00:00
										 |  |  |     sysbus_register_withprop(&esp_info); | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | device_init(esp_register_devices) |