| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |  * Motorola ColdFire MCF5208 SoC emulation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2007 CodeSourcery. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This code is licenced under the GPL | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "hw.h"
 | 
					
						
							|  |  |  | #include "mcf.h"
 | 
					
						
							|  |  |  | #include "qemu-timer.h"
 | 
					
						
							|  |  |  | #include "sysemu.h"
 | 
					
						
							|  |  |  | #include "net.h"
 | 
					
						
							|  |  |  | #include "boards.h"
 | 
					
						
							| 
									
										
										
										
											2009-09-20 14:58:02 +00:00
										 |  |  | #include "loader.h"
 | 
					
						
							|  |  |  | #include "elf.h"
 | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define SYS_FREQ 66000000
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PCSR_EN         0x0001
 | 
					
						
							|  |  |  | #define PCSR_RLD        0x0002
 | 
					
						
							|  |  |  | #define PCSR_PIF        0x0004
 | 
					
						
							|  |  |  | #define PCSR_PIE        0x0008
 | 
					
						
							|  |  |  | #define PCSR_OVW        0x0010
 | 
					
						
							|  |  |  | #define PCSR_DBG        0x0020
 | 
					
						
							|  |  |  | #define PCSR_DOZE       0x0040
 | 
					
						
							|  |  |  | #define PCSR_PRE_SHIFT  8
 | 
					
						
							|  |  |  | #define PCSR_PRE_MASK   0x0f00
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | typedef struct { | 
					
						
							|  |  |  |     qemu_irq irq; | 
					
						
							|  |  |  |     ptimer_state *timer; | 
					
						
							|  |  |  |     uint16_t pcsr; | 
					
						
							|  |  |  |     uint16_t pmr; | 
					
						
							|  |  |  |     uint16_t pcntr; | 
					
						
							|  |  |  | } m5208_timer_state; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void m5208_timer_update(m5208_timer_state *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF)) | 
					
						
							|  |  |  |         qemu_irq_raise(s->irq); | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |         qemu_irq_lower(s->irq); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static void m5208_timer_write(void *opaque, target_phys_addr_t offset, | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |                               uint32_t value) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |     m5208_timer_state *s = (m5208_timer_state *)opaque; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     int prescale; | 
					
						
							|  |  |  |     int limit; | 
					
						
							|  |  |  |     switch (offset) { | 
					
						
							|  |  |  |     case 0: | 
					
						
							|  |  |  |         /* The PIF bit is set-to-clear.  */ | 
					
						
							|  |  |  |         if (value & PCSR_PIF) { | 
					
						
							|  |  |  |             s->pcsr &= ~PCSR_PIF; | 
					
						
							|  |  |  |             value &= ~PCSR_PIF; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         /* Avoid frobbing the timer if we're just twiddling IRQ bits. */ | 
					
						
							|  |  |  |         if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) { | 
					
						
							|  |  |  |             s->pcsr = value; | 
					
						
							|  |  |  |             m5208_timer_update(s); | 
					
						
							|  |  |  |             return; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (s->pcsr & PCSR_EN) | 
					
						
							|  |  |  |             ptimer_stop(s->timer); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         s->pcsr = value; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT); | 
					
						
							|  |  |  |         ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale); | 
					
						
							|  |  |  |         if (s->pcsr & PCSR_RLD) | 
					
						
							|  |  |  |             limit = s->pmr; | 
					
						
							| 
									
										
										
										
											2007-06-03 12:54:38 +00:00
										 |  |  |         else | 
					
						
							|  |  |  |             limit = 0xffff; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |         ptimer_set_limit(s->timer, limit, 0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (s->pcsr & PCSR_EN) | 
					
						
							|  |  |  |             ptimer_run(s->timer, 0); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 2: | 
					
						
							|  |  |  |         s->pmr = value; | 
					
						
							|  |  |  |         s->pcsr &= ~PCSR_PIF; | 
					
						
							| 
									
										
										
										
											2007-06-03 12:54:38 +00:00
										 |  |  |         if ((s->pcsr & PCSR_RLD) == 0) { | 
					
						
							|  |  |  |             if (s->pcsr & PCSR_OVW) | 
					
						
							|  |  |  |                 ptimer_set_count(s->timer, value); | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  |             ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 4: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2009-05-08 02:35:15 +01:00
										 |  |  |         hw_error("m5208_timer_write: Bad offset 0x%x\n", (int)offset); | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     m5208_timer_update(s); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void m5208_timer_trigger(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     m5208_timer_state *s = (m5208_timer_state *)opaque; | 
					
						
							|  |  |  |     s->pcsr |= PCSR_PIF; | 
					
						
							|  |  |  |     m5208_timer_update(s); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static uint32_t m5208_timer_read(void *opaque, target_phys_addr_t addr) | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     m5208_timer_state *s = (m5208_timer_state *)opaque; | 
					
						
							|  |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case 0: | 
					
						
							|  |  |  |         return s->pcsr; | 
					
						
							|  |  |  |     case 2: | 
					
						
							|  |  |  |         return s->pmr; | 
					
						
							|  |  |  |     case 4: | 
					
						
							|  |  |  |         return ptimer_get_count(s->timer); | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2009-05-08 02:35:15 +01:00
										 |  |  |         hw_error("m5208_timer_read: Bad offset 0x%x\n", (int)addr); | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-25 18:29:31 +00:00
										 |  |  | static CPUReadMemoryFunc * const m5208_timer_readfn[] = { | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |    m5208_timer_read, | 
					
						
							|  |  |  |    m5208_timer_read, | 
					
						
							|  |  |  |    m5208_timer_read | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-25 18:29:31 +00:00
										 |  |  | static CPUWriteMemoryFunc * const m5208_timer_writefn[] = { | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |    m5208_timer_write, | 
					
						
							|  |  |  |    m5208_timer_write, | 
					
						
							|  |  |  |    m5208_timer_write | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static uint32_t m5208_sys_read(void *opaque, target_phys_addr_t addr) | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     switch (addr) { | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |     case 0x110: /* SDCS0 */ | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |         { | 
					
						
							|  |  |  |             int n; | 
					
						
							|  |  |  |             for (n = 0; n < 32; n++) { | 
					
						
							|  |  |  |                 if (ram_size < (2u << n)) | 
					
						
							|  |  |  |                     break; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             return (n - 1)  | 0x40000000; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |     case 0x114: /* SDCS1 */ | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2009-05-08 02:35:15 +01:00
										 |  |  |         hw_error("m5208_sys_read: Bad offset 0x%x\n", (int)addr); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static void m5208_sys_write(void *opaque, target_phys_addr_t addr, | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |                             uint32_t value) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-08 02:35:15 +01:00
										 |  |  |     hw_error("m5208_sys_write: Bad offset 0x%x\n", (int)addr); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-25 18:29:31 +00:00
										 |  |  | static CPUReadMemoryFunc * const m5208_sys_readfn[] = { | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |    m5208_sys_read, | 
					
						
							|  |  |  |    m5208_sys_read, | 
					
						
							|  |  |  |    m5208_sys_read | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-25 18:29:31 +00:00
										 |  |  | static CPUWriteMemoryFunc * const m5208_sys_writefn[] = { | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |    m5208_sys_write, | 
					
						
							|  |  |  |    m5208_sys_write, | 
					
						
							|  |  |  |    m5208_sys_write | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void mcf5208_sys_init(qemu_irq *pic) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     int iomemtype; | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |     m5208_timer_state *s; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     QEMUBH *bh; | 
					
						
							|  |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-06-14 11:38:51 +03:00
										 |  |  |     iomemtype = cpu_register_io_memory(m5208_sys_readfn, | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |                                        m5208_sys_writefn, NULL); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     /* SDRAMC.  */ | 
					
						
							|  |  |  |     cpu_register_physical_memory(0xfc0a8000, 0x00004000, iomemtype); | 
					
						
							|  |  |  |     /* Timers.  */ | 
					
						
							|  |  |  |     for (i = 0; i < 2; i++) { | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |         s = (m5208_timer_state *)qemu_mallocz(sizeof(m5208_timer_state)); | 
					
						
							|  |  |  |         bh = qemu_bh_new(m5208_timer_trigger, s); | 
					
						
							|  |  |  |         s->timer = ptimer_init(bh); | 
					
						
							| 
									
										
										
										
											2009-06-14 11:38:51 +03:00
										 |  |  |         iomemtype = cpu_register_io_memory(m5208_timer_readfn, | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |                                            m5208_timer_writefn, s); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |         cpu_register_physical_memory(0xfc080000 + 0x4000 * i, 0x00004000, | 
					
						
							|  |  |  |                                      iomemtype); | 
					
						
							| 
									
										
										
										
											2008-12-01 18:59:50 +00:00
										 |  |  |         s->irq = pic[4 + i]; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static void mcf5208evb_init(ram_addr_t ram_size, | 
					
						
							| 
									
										
										
										
											2009-01-16 19:04:14 +00:00
										 |  |  |                      const char *boot_device, | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |                      const char *kernel_filename, const char *kernel_cmdline, | 
					
						
							|  |  |  |                      const char *initrd_filename, const char *cpu_model) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     CPUState *env; | 
					
						
							|  |  |  |     int kernel_size; | 
					
						
							|  |  |  |     uint64_t elf_entry; | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  |     target_phys_addr_t entry; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     qemu_irq *pic; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!cpu_model) | 
					
						
							|  |  |  |         cpu_model = "m5208"; | 
					
						
							| 
									
										
										
										
											2007-11-10 15:15:54 +00:00
										 |  |  |     env = cpu_init(cpu_model); | 
					
						
							|  |  |  |     if (!env) { | 
					
						
							|  |  |  |         fprintf(stderr, "Unable to find m68k CPU definition\n"); | 
					
						
							|  |  |  |         exit(1); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Initialize CPU registers.  */ | 
					
						
							|  |  |  |     env->vbr = 0; | 
					
						
							|  |  |  |     /* TODO: Configure BARs.  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-09 20:05:49 +00:00
										 |  |  |     /* DRAM at 0x40000000 */ | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     cpu_register_physical_memory(0x40000000, ram_size, | 
					
						
							|  |  |  |         qemu_ram_alloc(ram_size) | IO_MEM_RAM); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Internal SRAM.  */ | 
					
						
							|  |  |  |     cpu_register_physical_memory(0x80000000, 16384, | 
					
						
							|  |  |  |         qemu_ram_alloc(16384) | IO_MEM_RAM); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Internal peripherals.  */ | 
					
						
							|  |  |  |     pic = mcf_intc_init(0xfc048000, env); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     mcf_uart_mm_init(0xfc060000, pic[26], serial_hds[0]); | 
					
						
							|  |  |  |     mcf_uart_mm_init(0xfc064000, pic[27], serial_hds[1]); | 
					
						
							|  |  |  |     mcf_uart_mm_init(0xfc068000, pic[28], serial_hds[2]); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     mcf5208_sys_init(pic); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-04 00:31:01 +00:00
										 |  |  |     if (nb_nics > 1) { | 
					
						
							|  |  |  |         fprintf(stderr, "Too many NICs\n"); | 
					
						
							|  |  |  |         exit(1); | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2009-01-13 19:39:36 +00:00
										 |  |  |     if (nd_table[0].vlan) | 
					
						
							|  |  |  |         mcf_fec_init(&nd_table[0], 0xfc030000, pic + 36); | 
					
						
							| 
									
										
										
										
											2007-06-04 00:31:01 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     /*  0xfc000000 SCM.  */ | 
					
						
							|  |  |  |     /*  0xfc004000 XBS.  */ | 
					
						
							|  |  |  |     /*  0xfc008000 FlexBus CS.  */ | 
					
						
							| 
									
										
										
										
											2007-06-04 00:31:01 +00:00
										 |  |  |     /* 0xfc030000 FEC.  */ | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     /*  0xfc040000 SCM + Power management.  */ | 
					
						
							|  |  |  |     /*  0xfc044000 eDMA.  */ | 
					
						
							|  |  |  |     /* 0xfc048000 INTC.  */ | 
					
						
							|  |  |  |     /*  0xfc058000 I2C.  */ | 
					
						
							|  |  |  |     /*  0xfc05c000 QSPI.  */ | 
					
						
							|  |  |  |     /* 0xfc060000 UART0.  */ | 
					
						
							|  |  |  |     /* 0xfc064000 UART0.  */ | 
					
						
							|  |  |  |     /* 0xfc068000 UART0.  */ | 
					
						
							|  |  |  |     /*  0xfc070000 DMA timers.  */ | 
					
						
							|  |  |  |     /* 0xfc080000 PIT0.  */ | 
					
						
							|  |  |  |     /* 0xfc084000 PIT1.  */ | 
					
						
							|  |  |  |     /*  0xfc088000 EPORT.  */ | 
					
						
							|  |  |  |     /*  0xfc08c000 Watchdog.  */ | 
					
						
							|  |  |  |     /*  0xfc090000 clock module.  */ | 
					
						
							|  |  |  |     /*  0xfc0a0000 CCM + reset.  */ | 
					
						
							|  |  |  |     /*  0xfc0a4000 GPIO.  */ | 
					
						
							|  |  |  |     /* 0xfc0a8000 SDRAM controller.  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Load kernel.  */ | 
					
						
							|  |  |  |     if (!kernel_filename) { | 
					
						
							|  |  |  |         fprintf(stderr, "Kernel image must be specified\n"); | 
					
						
							|  |  |  |         exit(1); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-03-14 21:20:59 +01:00
										 |  |  |     kernel_size = load_elf(kernel_filename, NULL, NULL, &elf_entry, | 
					
						
							|  |  |  |                            NULL, NULL, 1, ELF_MACHINE, 0); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     entry = elf_entry; | 
					
						
							|  |  |  |     if (kernel_size < 0) { | 
					
						
							| 
									
										
										
										
											2008-11-20 22:14:40 +00:00
										 |  |  |         kernel_size = load_uimage(kernel_filename, &entry, NULL, NULL); | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     if (kernel_size < 0) { | 
					
						
							| 
									
										
										
										
											2009-04-09 20:05:49 +00:00
										 |  |  |         kernel_size = load_image_targphys(kernel_filename, 0x40000000, | 
					
						
							|  |  |  |                                           ram_size); | 
					
						
							|  |  |  |         entry = 0x40000000; | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     if (kernel_size < 0) { | 
					
						
							|  |  |  |         fprintf(stderr, "qemu: could not load kernel '%s'\n", kernel_filename); | 
					
						
							|  |  |  |         exit(1); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     env->pc = entry; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-20 18:38:09 -05:00
										 |  |  | static QEMUMachine mcf5208evb_machine = { | 
					
						
							| 
									
										
										
										
											2008-10-07 20:34:35 +00:00
										 |  |  |     .name = "mcf5208evb", | 
					
						
							|  |  |  |     .desc = "MCF5206EVB", | 
					
						
							|  |  |  |     .init = mcf5208evb_init, | 
					
						
							| 
									
										
										
										
											2009-05-21 20:41:01 -05:00
										 |  |  |     .is_default = 1, | 
					
						
							| 
									
										
										
										
											2007-06-03 11:13:39 +00:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2009-05-20 18:38:09 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | static void mcf5208evb_machine_init(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     qemu_register_machine(&mcf5208evb_machine); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | machine_init(mcf5208evb_machine_init); |