| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Intel XScale PXA255/270 LCDC emulation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2006 Openedhand Ltd. | 
					
						
							|  |  |  |  * Written by Andrzej Zaborowski <balrog@zabor.org> | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This code is licensed under the GPLv2. | 
					
						
							| 
									
										
										
										
											2012-01-13 17:44:23 +01:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Contributions after 2012-01-13 are licensed under the terms of the | 
					
						
							|  |  |  |  * GNU GPL, version 2 or (at your option) any later version. | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:17:05 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2020-05-18 16:03:07 +02:00
										 |  |  | #include "qemu/log.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:42 +02:00
										 |  |  | #include "hw/irq.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:45 +02:00
										 |  |  | #include "migration/vmstate.h"
 | 
					
						
							| 
									
										
										
										
											2012-11-28 12:06:30 +01:00
										 |  |  | #include "ui/console.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-05 17:06:20 +01:00
										 |  |  | #include "hw/arm/pxa.h"
 | 
					
						
							| 
									
										
										
										
											2012-11-28 12:06:30 +01:00
										 |  |  | #include "ui/pixel_ops.h"
 | 
					
						
							| 
									
										
										
										
											2020-10-28 06:18:20 -04:00
										 |  |  | #include "hw/boards.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | /* FIXME: For graphic_rotate. Should probably be done in common code.  */ | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:04 +01:00
										 |  |  | #include "sysemu/sysemu.h"
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "framebuffer.h"
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 15:56:04 +01:00
										 |  |  | struct DMAChannel { | 
					
						
							| 
									
										
										
										
											2012-03-14 15:37:53 +00:00
										 |  |  |     uint32_t branch; | 
					
						
							| 
									
										
										
										
											2010-12-02 16:01:57 +01:00
										 |  |  |     uint8_t up; | 
					
						
							| 
									
										
										
										
											2010-12-02 15:56:04 +01:00
										 |  |  |     uint8_t palette[1024]; | 
					
						
							|  |  |  |     uint8_t pbuffer[1024]; | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |     void (*redraw)(PXA2xxLCDState *s, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2010-12-02 15:56:04 +01:00
										 |  |  |                    int *miny, int *maxy); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-14 15:37:53 +00:00
										 |  |  |     uint32_t descriptor; | 
					
						
							|  |  |  |     uint32_t source; | 
					
						
							| 
									
										
										
										
											2010-12-02 15:56:04 +01:00
										 |  |  |     uint32_t id; | 
					
						
							|  |  |  |     uint32_t command; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | struct PXA2xxLCDState { | 
					
						
							| 
									
										
										
										
											2011-12-08 16:00:54 +02:00
										 |  |  |     MemoryRegion *sysmem; | 
					
						
							| 
									
										
										
										
											2011-10-30 14:50:19 +01:00
										 |  |  |     MemoryRegion iomem; | 
					
						
							| 
									
										
										
										
											2015-07-13 12:00:29 +02:00
										 |  |  |     MemoryRegionSection fbsection; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     qemu_irq irq; | 
					
						
							|  |  |  |     int irqlevel; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     int invalidated; | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     QemuConsole *con; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     drawfn *line_fn[2]; | 
					
						
							|  |  |  |     int dest_width; | 
					
						
							|  |  |  |     int xres, yres; | 
					
						
							|  |  |  |     int pal_for; | 
					
						
							|  |  |  |     int transp; | 
					
						
							|  |  |  |     enum { | 
					
						
							|  |  |  |         pxa_lcdc_2bpp = 1, | 
					
						
							|  |  |  |         pxa_lcdc_4bpp = 2, | 
					
						
							|  |  |  |         pxa_lcdc_8bpp = 3, | 
					
						
							|  |  |  |         pxa_lcdc_16bpp = 4, | 
					
						
							|  |  |  |         pxa_lcdc_18bpp = 5, | 
					
						
							|  |  |  |         pxa_lcdc_18pbpp = 6, | 
					
						
							|  |  |  |         pxa_lcdc_19bpp = 7, | 
					
						
							|  |  |  |         pxa_lcdc_19pbpp = 8, | 
					
						
							|  |  |  |         pxa_lcdc_24bpp = 9, | 
					
						
							|  |  |  |         pxa_lcdc_25bpp = 10, | 
					
						
							|  |  |  |     } bpp; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t control[6]; | 
					
						
							|  |  |  |     uint32_t status[2]; | 
					
						
							|  |  |  |     uint32_t ovl1c[2]; | 
					
						
							|  |  |  |     uint32_t ovl2c[2]; | 
					
						
							|  |  |  |     uint32_t ccr; | 
					
						
							|  |  |  |     uint32_t cmdcr; | 
					
						
							|  |  |  |     uint32_t trgbr; | 
					
						
							|  |  |  |     uint32_t tcr; | 
					
						
							|  |  |  |     uint32_t liidr; | 
					
						
							|  |  |  |     uint8_t bscntr; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 15:56:04 +01:00
										 |  |  |     struct DMAChannel dma_ch[7]; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-17 14:07:13 +00:00
										 |  |  |     qemu_irq vsync_cb; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     int orientation; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-31 12:38:01 +02:00
										 |  |  | typedef struct QEMU_PACKED { | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     uint32_t fdaddr; | 
					
						
							|  |  |  |     uint32_t fsaddr; | 
					
						
							|  |  |  |     uint32_t fidr; | 
					
						
							|  |  |  |     uint32_t ldcmd; | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | } PXAFrameDescriptor; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define LCCR0	0x000	/* LCD Controller Control register 0 */
 | 
					
						
							|  |  |  | #define LCCR1	0x004	/* LCD Controller Control register 1 */
 | 
					
						
							|  |  |  | #define LCCR2	0x008	/* LCD Controller Control register 2 */
 | 
					
						
							|  |  |  | #define LCCR3	0x00c	/* LCD Controller Control register 3 */
 | 
					
						
							|  |  |  | #define LCCR4	0x010	/* LCD Controller Control register 4 */
 | 
					
						
							|  |  |  | #define LCCR5	0x014	/* LCD Controller Control register 5 */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define FBR0	0x020	/* DMA Channel 0 Frame Branch register */
 | 
					
						
							|  |  |  | #define FBR1	0x024	/* DMA Channel 1 Frame Branch register */
 | 
					
						
							|  |  |  | #define FBR2	0x028	/* DMA Channel 2 Frame Branch register */
 | 
					
						
							|  |  |  | #define FBR3	0x02c	/* DMA Channel 3 Frame Branch register */
 | 
					
						
							|  |  |  | #define FBR4	0x030	/* DMA Channel 4 Frame Branch register */
 | 
					
						
							|  |  |  | #define FBR5	0x110	/* DMA Channel 5 Frame Branch register */
 | 
					
						
							|  |  |  | #define FBR6	0x114	/* DMA Channel 6 Frame Branch register */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define LCSR1	0x034	/* LCD Controller Status register 1 */
 | 
					
						
							|  |  |  | #define LCSR0	0x038	/* LCD Controller Status register 0 */
 | 
					
						
							|  |  |  | #define LIIDR	0x03c	/* LCD Controller Interrupt ID register */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define TRGBR	0x040	/* TMED RGB Seed register */
 | 
					
						
							|  |  |  | #define TCR	0x044	/* TMED Control register */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define OVL1C1	0x050	/* Overlay 1 Control register 1 */
 | 
					
						
							|  |  |  | #define OVL1C2	0x060	/* Overlay 1 Control register 2 */
 | 
					
						
							|  |  |  | #define OVL2C1	0x070	/* Overlay 2 Control register 1 */
 | 
					
						
							|  |  |  | #define OVL2C2	0x080	/* Overlay 2 Control register 2 */
 | 
					
						
							|  |  |  | #define CCR	0x090	/* Cursor Control register */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define CMDCR	0x100	/* Command Control register */
 | 
					
						
							|  |  |  | #define PRSR	0x104	/* Panel Read Status register */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define PXA_LCDDMA_CHANS	7
 | 
					
						
							|  |  |  | #define DMA_FDADR		0x00	/* Frame Descriptor Address register */
 | 
					
						
							|  |  |  | #define DMA_FSADR		0x04	/* Frame Source Address register */
 | 
					
						
							|  |  |  | #define DMA_FIDR		0x08	/* Frame ID register */
 | 
					
						
							|  |  |  | #define DMA_LDCMD		0x0c	/* Command register */
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* LCD Buffer Strength Control register */ | 
					
						
							|  |  |  | #define BSCNTR	0x04000054
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bitfield masks */ | 
					
						
							|  |  |  | #define LCCR0_ENB	(1 << 0)
 | 
					
						
							|  |  |  | #define LCCR0_CMS	(1 << 1)
 | 
					
						
							|  |  |  | #define LCCR0_SDS	(1 << 2)
 | 
					
						
							|  |  |  | #define LCCR0_LDM	(1 << 3)
 | 
					
						
							|  |  |  | #define LCCR0_SOFM0	(1 << 4)
 | 
					
						
							|  |  |  | #define LCCR0_IUM	(1 << 5)
 | 
					
						
							|  |  |  | #define LCCR0_EOFM0	(1 << 6)
 | 
					
						
							|  |  |  | #define LCCR0_PAS	(1 << 7)
 | 
					
						
							|  |  |  | #define LCCR0_DPD	(1 << 9)
 | 
					
						
							|  |  |  | #define LCCR0_DIS	(1 << 10)
 | 
					
						
							|  |  |  | #define LCCR0_QDM	(1 << 11)
 | 
					
						
							|  |  |  | #define LCCR0_PDD	(0xff << 12)
 | 
					
						
							|  |  |  | #define LCCR0_BSM0	(1 << 20)
 | 
					
						
							|  |  |  | #define LCCR0_OUM	(1 << 21)
 | 
					
						
							|  |  |  | #define LCCR0_LCDT	(1 << 22)
 | 
					
						
							|  |  |  | #define LCCR0_RDSTM	(1 << 23)
 | 
					
						
							|  |  |  | #define LCCR0_CMDIM	(1 << 24)
 | 
					
						
							|  |  |  | #define LCCR0_OUC	(1 << 25)
 | 
					
						
							|  |  |  | #define LCCR0_LDDALT	(1 << 26)
 | 
					
						
							|  |  |  | #define LCCR1_PPL(x)	((x) & 0x3ff)
 | 
					
						
							|  |  |  | #define LCCR2_LPP(x)	((x) & 0x3ff)
 | 
					
						
							|  |  |  | #define LCCR3_API	(15 << 16)
 | 
					
						
							|  |  |  | #define LCCR3_BPP(x)	((((x) >> 24) & 7) | (((x) >> 26) & 8))
 | 
					
						
							|  |  |  | #define LCCR3_PDFOR(x)	(((x) >> 30) & 3)
 | 
					
						
							|  |  |  | #define LCCR4_K1(x)	(((x) >> 0) & 7)
 | 
					
						
							|  |  |  | #define LCCR4_K2(x)	(((x) >> 3) & 7)
 | 
					
						
							|  |  |  | #define LCCR4_K3(x)	(((x) >> 6) & 7)
 | 
					
						
							|  |  |  | #define LCCR4_PALFOR(x)	(((x) >> 15) & 3)
 | 
					
						
							|  |  |  | #define LCCR5_SOFM(ch)	(1 << (ch - 1))
 | 
					
						
							|  |  |  | #define LCCR5_EOFM(ch)	(1 << (ch + 7))
 | 
					
						
							|  |  |  | #define LCCR5_BSM(ch)	(1 << (ch + 15))
 | 
					
						
							|  |  |  | #define LCCR5_IUM(ch)	(1 << (ch + 23))
 | 
					
						
							|  |  |  | #define OVLC1_EN	(1 << 31)
 | 
					
						
							|  |  |  | #define CCR_CEN		(1 << 31)
 | 
					
						
							|  |  |  | #define FBR_BRA		(1 << 0)
 | 
					
						
							|  |  |  | #define FBR_BINT	(1 << 1)
 | 
					
						
							|  |  |  | #define FBR_SRCADDR	(0xfffffff << 4)
 | 
					
						
							|  |  |  | #define LCSR0_LDD	(1 << 0)
 | 
					
						
							|  |  |  | #define LCSR0_SOF0	(1 << 1)
 | 
					
						
							|  |  |  | #define LCSR0_BER	(1 << 2)
 | 
					
						
							|  |  |  | #define LCSR0_ABC	(1 << 3)
 | 
					
						
							|  |  |  | #define LCSR0_IU0	(1 << 4)
 | 
					
						
							|  |  |  | #define LCSR0_IU1	(1 << 5)
 | 
					
						
							|  |  |  | #define LCSR0_OU	(1 << 6)
 | 
					
						
							|  |  |  | #define LCSR0_QD	(1 << 7)
 | 
					
						
							|  |  |  | #define LCSR0_EOF0	(1 << 8)
 | 
					
						
							|  |  |  | #define LCSR0_BS0	(1 << 9)
 | 
					
						
							|  |  |  | #define LCSR0_SINT	(1 << 10)
 | 
					
						
							|  |  |  | #define LCSR0_RDST	(1 << 11)
 | 
					
						
							|  |  |  | #define LCSR0_CMDINT	(1 << 12)
 | 
					
						
							|  |  |  | #define LCSR0_BERCH(x)	(((x) & 7) << 28)
 | 
					
						
							|  |  |  | #define LCSR1_SOF(ch)	(1 << (ch - 1))
 | 
					
						
							|  |  |  | #define LCSR1_EOF(ch)	(1 << (ch + 7))
 | 
					
						
							|  |  |  | #define LCSR1_BS(ch)	(1 << (ch + 15))
 | 
					
						
							|  |  |  | #define LCSR1_IU(ch)	(1 << (ch + 23))
 | 
					
						
							|  |  |  | #define LDCMD_LENGTH(x)	((x) & 0x001ffffc)
 | 
					
						
							|  |  |  | #define LDCMD_EOFINT	(1 << 21)
 | 
					
						
							|  |  |  | #define LDCMD_SOFINT	(1 << 22)
 | 
					
						
							|  |  |  | #define LDCMD_PAL	(1 << 26)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Route internal interrupt lines to the global IC */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static void pxa2xx_lcdc_int_update(PXA2xxLCDState *s) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int level = 0; | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_LDD)    && !(s->control[0] & LCCR0_LDM); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_SOF0)   && !(s->control[0] & LCCR0_SOFM0); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_IU0)    && !(s->control[0] & LCCR0_IUM); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_IU1)    && !(s->control[5] & LCCR5_IUM(1)); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_OU)     && !(s->control[0] & LCCR0_OUM); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_QD)     && !(s->control[0] & LCCR0_QDM); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_EOF0)   && !(s->control[0] & LCCR0_EOFM0); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_BS0)    && !(s->control[0] & LCCR0_BSM0); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_RDST)   && !(s->control[0] & LCCR0_RDSTM); | 
					
						
							|  |  |  |     level |= (s->status[0] & LCSR0_CMDINT) && !(s->control[0] & LCCR0_CMDIM); | 
					
						
							|  |  |  |     level |= (s->status[1] & ~s->control[5]); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     qemu_set_irq(s->irq, !!level); | 
					
						
							|  |  |  |     s->irqlevel = level; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Set Branch Status interrupt high and poke associated registers */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static inline void pxa2xx_dma_bs_set(PXA2xxLCDState *s, int ch) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int unmasked; | 
					
						
							|  |  |  |     if (ch == 0) { | 
					
						
							|  |  |  |         s->status[0] |= LCSR0_BS0; | 
					
						
							|  |  |  |         unmasked = !(s->control[0] & LCCR0_BSM0); | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         s->status[1] |= LCSR1_BS(ch); | 
					
						
							|  |  |  |         unmasked = !(s->control[5] & LCCR5_BSM(ch)); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (unmasked) { | 
					
						
							|  |  |  |         if (s->irqlevel) | 
					
						
							|  |  |  |             s->status[0] |= LCSR0_SINT; | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |             s->liidr = s->dma_ch[ch].id; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Set Start Of Frame Status interrupt high and poke associated registers */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static inline void pxa2xx_dma_sof_set(PXA2xxLCDState *s, int ch) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int unmasked; | 
					
						
							|  |  |  |     if (!(s->dma_ch[ch].command & LDCMD_SOFINT)) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (ch == 0) { | 
					
						
							|  |  |  |         s->status[0] |= LCSR0_SOF0; | 
					
						
							|  |  |  |         unmasked = !(s->control[0] & LCCR0_SOFM0); | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         s->status[1] |= LCSR1_SOF(ch); | 
					
						
							|  |  |  |         unmasked = !(s->control[5] & LCCR5_SOFM(ch)); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (unmasked) { | 
					
						
							|  |  |  |         if (s->irqlevel) | 
					
						
							|  |  |  |             s->status[0] |= LCSR0_SINT; | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |             s->liidr = s->dma_ch[ch].id; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Set End Of Frame Status interrupt high and poke associated registers */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static inline void pxa2xx_dma_eof_set(PXA2xxLCDState *s, int ch) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int unmasked; | 
					
						
							|  |  |  |     if (!(s->dma_ch[ch].command & LDCMD_EOFINT)) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (ch == 0) { | 
					
						
							|  |  |  |         s->status[0] |= LCSR0_EOF0; | 
					
						
							|  |  |  |         unmasked = !(s->control[0] & LCCR0_EOFM0); | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         s->status[1] |= LCSR1_EOF(ch); | 
					
						
							|  |  |  |         unmasked = !(s->control[5] & LCCR5_EOFM(ch)); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (unmasked) { | 
					
						
							|  |  |  |         if (s->irqlevel) | 
					
						
							|  |  |  |             s->status[0] |= LCSR0_SINT; | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |             s->liidr = s->dma_ch[ch].id; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Set Bus Error Status interrupt high and poke associated registers */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static inline void pxa2xx_dma_ber_set(PXA2xxLCDState *s, int ch) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     s->status[0] |= LCSR0_BERCH(ch) | LCSR0_BER; | 
					
						
							|  |  |  |     if (s->irqlevel) | 
					
						
							|  |  |  |         s->status[0] |= LCSR0_SINT; | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |         s->liidr = s->dma_ch[ch].id; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Load new Frame Descriptors from DMA */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static void pxa2xx_descriptor_load(PXA2xxLCDState *s) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXAFrameDescriptor desc; | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |     hwaddr descptr; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     for (i = 0; i < PXA_LCDDMA_CHANS; i ++) { | 
					
						
							|  |  |  |         s->dma_ch[i].source = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (!s->dma_ch[i].up) | 
					
						
							|  |  |  |             continue; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (s->dma_ch[i].branch & FBR_BRA) { | 
					
						
							|  |  |  |             descptr = s->dma_ch[i].branch & FBR_SRCADDR; | 
					
						
							|  |  |  |             if (s->dma_ch[i].branch & FBR_BINT) | 
					
						
							|  |  |  |                 pxa2xx_dma_bs_set(s, i); | 
					
						
							|  |  |  |             s->dma_ch[i].branch &= ~FBR_BRA; | 
					
						
							|  |  |  |         } else | 
					
						
							|  |  |  |             descptr = s->dma_ch[i].descriptor; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-24 22:32:30 +03:00
										 |  |  |         if (!((descptr >= PXA2XX_SDRAM_BASE && descptr + | 
					
						
							| 
									
										
										
										
											2020-10-28 06:18:20 -04:00
										 |  |  |                  sizeof(desc) <= PXA2XX_SDRAM_BASE + current_machine->ram_size) || | 
					
						
							| 
									
										
										
										
											2012-01-24 22:32:30 +03:00
										 |  |  |                 (descptr >= PXA2XX_INTERNAL_BASE && descptr + sizeof(desc) <= | 
					
						
							|  |  |  |                  PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) { | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             continue; | 
					
						
							| 
									
										
										
										
											2012-01-24 22:32:30 +03:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-04-12 20:53:58 +02:00
										 |  |  |         cpu_physical_memory_read(descptr, &desc, sizeof(desc)); | 
					
						
							| 
									
										
										
										
											2015-12-17 13:37:13 +00:00
										 |  |  |         s->dma_ch[i].descriptor = le32_to_cpu(desc.fdaddr); | 
					
						
							|  |  |  |         s->dma_ch[i].source = le32_to_cpu(desc.fsaddr); | 
					
						
							|  |  |  |         s->dma_ch[i].id = le32_to_cpu(desc.fidr); | 
					
						
							|  |  |  |         s->dma_ch[i].command = le32_to_cpu(desc.ldcmd); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint64_t pxa2xx_lcdc_read(void *opaque, hwaddr offset, | 
					
						
							| 
									
										
										
										
											2011-10-30 14:50:19 +01:00
										 |  |  |                                  unsigned size) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     int ch; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (offset) { | 
					
						
							|  |  |  |     case LCCR0: | 
					
						
							|  |  |  |         return s->control[0]; | 
					
						
							|  |  |  |     case LCCR1: | 
					
						
							|  |  |  |         return s->control[1]; | 
					
						
							|  |  |  |     case LCCR2: | 
					
						
							|  |  |  |         return s->control[2]; | 
					
						
							|  |  |  |     case LCCR3: | 
					
						
							|  |  |  |         return s->control[3]; | 
					
						
							|  |  |  |     case LCCR4: | 
					
						
							|  |  |  |         return s->control[4]; | 
					
						
							|  |  |  |     case LCCR5: | 
					
						
							|  |  |  |         return s->control[5]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case OVL1C1: | 
					
						
							|  |  |  |         return s->ovl1c[0]; | 
					
						
							|  |  |  |     case OVL1C2: | 
					
						
							|  |  |  |         return s->ovl1c[1]; | 
					
						
							|  |  |  |     case OVL2C1: | 
					
						
							|  |  |  |         return s->ovl2c[0]; | 
					
						
							|  |  |  |     case OVL2C2: | 
					
						
							|  |  |  |         return s->ovl2c[1]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case CCR: | 
					
						
							|  |  |  |         return s->ccr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case CMDCR: | 
					
						
							|  |  |  |         return s->cmdcr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case TRGBR: | 
					
						
							|  |  |  |         return s->trgbr; | 
					
						
							|  |  |  |     case TCR: | 
					
						
							|  |  |  |         return s->tcr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case 0x200 ... 0x1000:	/* DMA per-channel registers */ | 
					
						
							|  |  |  |         ch = (offset - 0x200) >> 4; | 
					
						
							|  |  |  |         if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS)) | 
					
						
							|  |  |  |             goto fail; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         switch (offset & 0xf) { | 
					
						
							|  |  |  |         case DMA_FDADR: | 
					
						
							|  |  |  |             return s->dma_ch[ch].descriptor; | 
					
						
							|  |  |  |         case DMA_FSADR: | 
					
						
							|  |  |  |             return s->dma_ch[ch].source; | 
					
						
							|  |  |  |         case DMA_FIDR: | 
					
						
							|  |  |  |             return s->dma_ch[ch].id; | 
					
						
							|  |  |  |         case DMA_LDCMD: | 
					
						
							|  |  |  |             return s->dma_ch[ch].command; | 
					
						
							|  |  |  |         default: | 
					
						
							|  |  |  |             goto fail; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case FBR0: | 
					
						
							|  |  |  |         return s->dma_ch[0].branch; | 
					
						
							|  |  |  |     case FBR1: | 
					
						
							|  |  |  |         return s->dma_ch[1].branch; | 
					
						
							|  |  |  |     case FBR2: | 
					
						
							|  |  |  |         return s->dma_ch[2].branch; | 
					
						
							|  |  |  |     case FBR3: | 
					
						
							|  |  |  |         return s->dma_ch[3].branch; | 
					
						
							|  |  |  |     case FBR4: | 
					
						
							|  |  |  |         return s->dma_ch[4].branch; | 
					
						
							|  |  |  |     case FBR5: | 
					
						
							|  |  |  |         return s->dma_ch[5].branch; | 
					
						
							|  |  |  |     case FBR6: | 
					
						
							|  |  |  |         return s->dma_ch[6].branch; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case BSCNTR: | 
					
						
							|  |  |  |         return s->bscntr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case PRSR: | 
					
						
							|  |  |  |         return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCSR0: | 
					
						
							|  |  |  |         return s->status[0]; | 
					
						
							|  |  |  |     case LCSR1: | 
					
						
							|  |  |  |         return s->status[1]; | 
					
						
							|  |  |  |     case LIIDR: | 
					
						
							|  |  |  |         return s->liidr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |     fail: | 
					
						
							| 
									
										
										
										
											2020-05-18 16:03:07 +02:00
										 |  |  |         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 
					
						
							|  |  |  |                       __func__, offset); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void pxa2xx_lcdc_write(void *opaque, hwaddr offset, | 
					
						
							| 
									
										
										
										
											2011-10-30 14:50:19 +01:00
										 |  |  |                               uint64_t value, unsigned size) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     int ch; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (offset) { | 
					
						
							|  |  |  |     case LCCR0: | 
					
						
							|  |  |  |         /* ACK Quick Disable done */ | 
					
						
							|  |  |  |         if ((s->control[0] & LCCR0_ENB) && !(value & LCCR0_ENB)) | 
					
						
							|  |  |  |             s->status[0] |= LCSR0_QD; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-05-26 08:22:52 +02:00
										 |  |  |         if (!(s->control[0] & LCCR0_LCDT) && (value & LCCR0_LCDT)) { | 
					
						
							|  |  |  |             qemu_log_mask(LOG_UNIMP, | 
					
						
							|  |  |  |                           "%s: internal frame buffer unsupported\n", __func__); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         if ((s->control[3] & LCCR3_API) && | 
					
						
							|  |  |  |                 (value & LCCR0_ENB) && !(value & LCCR0_LCDT)) | 
					
						
							|  |  |  |             s->status[0] |= LCSR0_ABC; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         s->control[0] = value & 0x07ffffff; | 
					
						
							|  |  |  |         pxa2xx_lcdc_int_update(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         s->dma_ch[0].up = !!(value & LCCR0_ENB); | 
					
						
							|  |  |  |         s->dma_ch[1].up = (s->ovl1c[0] & OVLC1_EN) || (value & LCCR0_SDS); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCCR1: | 
					
						
							|  |  |  |         s->control[1] = value; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCCR2: | 
					
						
							|  |  |  |         s->control[2] = value; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCCR3: | 
					
						
							|  |  |  |         s->control[3] = value & 0xefffffff; | 
					
						
							|  |  |  |         s->bpp = LCCR3_BPP(value); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCCR4: | 
					
						
							|  |  |  |         s->control[4] = value & 0x83ff81ff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCCR5: | 
					
						
							|  |  |  |         s->control[5] = value & 0x3f3f3f3f; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case OVL1C1: | 
					
						
							| 
									
										
										
										
											2020-05-26 08:22:52 +02:00
										 |  |  |         if (!(s->ovl1c[0] & OVLC1_EN) && (value & OVLC1_EN)) { | 
					
						
							|  |  |  |             qemu_log_mask(LOG_UNIMP, "%s: Overlay 1 not supported\n", __func__); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         s->ovl1c[0] = value & 0x80ffffff; | 
					
						
							|  |  |  |         s->dma_ch[1].up = (value & OVLC1_EN) || (s->control[0] & LCCR0_SDS); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case OVL1C2: | 
					
						
							|  |  |  |         s->ovl1c[1] = value & 0x000fffff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case OVL2C1: | 
					
						
							| 
									
										
										
										
											2020-05-26 08:22:52 +02:00
										 |  |  |         if (!(s->ovl2c[0] & OVLC1_EN) && (value & OVLC1_EN)) { | 
					
						
							|  |  |  |             qemu_log_mask(LOG_UNIMP, "%s: Overlay 2 not supported\n", __func__); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         s->ovl2c[0] = value & 0x80ffffff; | 
					
						
							|  |  |  |         s->dma_ch[2].up = !!(value & OVLC1_EN); | 
					
						
							|  |  |  |         s->dma_ch[3].up = !!(value & OVLC1_EN); | 
					
						
							|  |  |  |         s->dma_ch[4].up = !!(value & OVLC1_EN); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case OVL2C2: | 
					
						
							|  |  |  |         s->ovl2c[1] = value & 0x007fffff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case CCR: | 
					
						
							| 
									
										
										
										
											2020-05-26 08:22:52 +02:00
										 |  |  |         if (!(s->ccr & CCR_CEN) && (value & CCR_CEN)) { | 
					
						
							|  |  |  |             qemu_log_mask(LOG_UNIMP, | 
					
						
							|  |  |  |                           "%s: Hardware cursor unimplemented\n", __func__); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         s->ccr = value & 0x81ffffe7; | 
					
						
							|  |  |  |         s->dma_ch[5].up = !!(value & CCR_CEN); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case CMDCR: | 
					
						
							|  |  |  |         s->cmdcr = value & 0xff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case TRGBR: | 
					
						
							|  |  |  |         s->trgbr = value & 0x00ffffff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case TCR: | 
					
						
							|  |  |  |         s->tcr = value & 0x7fff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case 0x200 ... 0x1000:	/* DMA per-channel registers */ | 
					
						
							|  |  |  |         ch = (offset - 0x200) >> 4; | 
					
						
							|  |  |  |         if (!(ch >= 0 && ch < PXA_LCDDMA_CHANS)) | 
					
						
							|  |  |  |             goto fail; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         switch (offset & 0xf) { | 
					
						
							|  |  |  |         case DMA_FDADR: | 
					
						
							|  |  |  |             s->dma_ch[ch].descriptor = value & 0xfffffff0; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         default: | 
					
						
							|  |  |  |             goto fail; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case FBR0: | 
					
						
							|  |  |  |         s->dma_ch[0].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case FBR1: | 
					
						
							|  |  |  |         s->dma_ch[1].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case FBR2: | 
					
						
							|  |  |  |         s->dma_ch[2].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case FBR3: | 
					
						
							|  |  |  |         s->dma_ch[3].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case FBR4: | 
					
						
							|  |  |  |         s->dma_ch[4].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case FBR5: | 
					
						
							|  |  |  |         s->dma_ch[5].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case FBR6: | 
					
						
							|  |  |  |         s->dma_ch[6].branch = value & 0xfffffff3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case BSCNTR: | 
					
						
							|  |  |  |         s->bscntr = value & 0xf; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case PRSR: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCSR0: | 
					
						
							|  |  |  |         s->status[0] &= ~(value & 0xfff); | 
					
						
							|  |  |  |         if (value & LCSR0_BER) | 
					
						
							|  |  |  |             s->status[0] &= ~LCSR0_BERCH(7); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     case LCSR1: | 
					
						
							|  |  |  |         s->status[1] &= ~(value & 0x3e3f3f); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |     fail: | 
					
						
							| 
									
										
										
										
											2020-05-18 16:03:07 +02:00
										 |  |  |         qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n", | 
					
						
							|  |  |  |                       __func__, offset); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-30 14:50:19 +01:00
										 |  |  | static const MemoryRegionOps pxa2xx_lcdc_ops = { | 
					
						
							|  |  |  |     .read = pxa2xx_lcdc_read, | 
					
						
							|  |  |  |     .write = pxa2xx_lcdc_write, | 
					
						
							|  |  |  |     .endianness = DEVICE_NATIVE_ENDIAN, | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Load new palette for a given DMA channel, convert to internal format */ | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static void pxa2xx_palette_parse(PXA2xxLCDState *s, int ch, int bpp) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     DisplaySurface *surface = qemu_console_surface(s->con); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     int i, n, format, r, g, b, alpha; | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |     uint32_t *dest; | 
					
						
							|  |  |  |     uint8_t *src; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     s->pal_for = LCCR4_PALFOR(s->control[4]); | 
					
						
							|  |  |  |     format = s->pal_for; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (bpp) { | 
					
						
							|  |  |  |     case pxa_lcdc_2bpp: | 
					
						
							|  |  |  |         n = 4; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case pxa_lcdc_4bpp: | 
					
						
							|  |  |  |         n = 16; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case pxa_lcdc_8bpp: | 
					
						
							|  |  |  |         n = 256; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |     src = (uint8_t *) s->dma_ch[ch].pbuffer; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     dest = (uint32_t *) s->dma_ch[ch].palette; | 
					
						
							|  |  |  |     alpha = r = g = b = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     for (i = 0; i < n; i ++) { | 
					
						
							|  |  |  |         switch (format) { | 
					
						
							|  |  |  |         case 0: /* 16 bpp, no transparency */ | 
					
						
							|  |  |  |             alpha = 0; | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |             if (s->control[0] & LCCR0_CMS) { | 
					
						
							|  |  |  |                 r = g = b = *(uint16_t *) src & 0xff; | 
					
						
							|  |  |  |             } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             else { | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |                 r = (*(uint16_t *) src & 0xf800) >> 8; | 
					
						
							|  |  |  |                 g = (*(uint16_t *) src & 0x07e0) >> 3; | 
					
						
							|  |  |  |                 b = (*(uint16_t *) src & 0x001f) << 3; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |             src += 2; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case 1: /* 16 bpp plus transparency */ | 
					
						
							| 
									
										
										
										
											2014-05-27 17:09:49 +01:00
										 |  |  |             alpha = *(uint32_t *) src & (1 << 24); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             if (s->control[0] & LCCR0_CMS) | 
					
						
							| 
									
										
										
										
											2014-05-27 17:09:49 +01:00
										 |  |  |                 r = g = b = *(uint32_t *) src & 0xff; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             else { | 
					
						
							| 
									
										
										
										
											2014-05-27 17:09:49 +01:00
										 |  |  |                 r = (*(uint32_t *) src & 0xf80000) >> 16; | 
					
						
							|  |  |  |                 g = (*(uint32_t *) src & 0x00fc00) >> 8; | 
					
						
							|  |  |  |                 b = (*(uint32_t *) src & 0x0000f8); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2014-05-27 17:09:49 +01:00
										 |  |  |             src += 4; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case 2: /* 18 bpp plus transparency */ | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |             alpha = *(uint32_t *) src & (1 << 24); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             if (s->control[0] & LCCR0_CMS) | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |                 r = g = b = *(uint32_t *) src & 0xff; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             else { | 
					
						
							| 
									
										
										
										
											2014-05-27 17:09:49 +01:00
										 |  |  |                 r = (*(uint32_t *) src & 0xfc0000) >> 16; | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |                 g = (*(uint32_t *) src & 0x00fc00) >> 8; | 
					
						
							| 
									
										
										
										
											2014-05-27 17:09:49 +01:00
										 |  |  |                 b = (*(uint32_t *) src & 0x0000fc); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |             src += 4; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case 3: /* 24 bpp plus transparency */ | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |             alpha = *(uint32_t *) src & (1 << 24); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             if (s->control[0] & LCCR0_CMS) | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |                 r = g = b = *(uint32_t *) src & 0xff; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             else { | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |                 r = (*(uint32_t *) src & 0xff0000) >> 16; | 
					
						
							|  |  |  |                 g = (*(uint32_t *) src & 0x00ff00) >> 8; | 
					
						
							|  |  |  |                 b = (*(uint32_t *) src & 0x0000ff); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2012-01-12 22:30:35 +03:00
										 |  |  |             src += 4; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |         switch (surface_bits_per_pixel(surface)) { | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         case 8: | 
					
						
							|  |  |  |             *dest = rgb_to_pixel8(r, g, b) | alpha; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case 15: | 
					
						
							|  |  |  |             *dest = rgb_to_pixel15(r, g, b) | alpha; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case 16: | 
					
						
							|  |  |  |             *dest = rgb_to_pixel16(r, g, b) | alpha; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case 24: | 
					
						
							|  |  |  |             *dest = rgb_to_pixel24(r, g, b) | alpha; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case 32: | 
					
						
							|  |  |  |             *dest = rgb_to_pixel32(r, g, b) | alpha; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         dest ++; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  | static void pxa2xx_lcdc_dma0_redraw_rot0(PXA2xxLCDState *s, | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |                 hwaddr addr, int *miny, int *maxy) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     DisplaySurface *surface = qemu_console_surface(s->con); | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |     int src_width, dest_width; | 
					
						
							| 
									
										
										
										
											2009-09-21 18:11:34 +00:00
										 |  |  |     drawfn fn = NULL; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     if (s->dest_width) | 
					
						
							|  |  |  |         fn = s->line_fn[s->transp][s->bpp]; | 
					
						
							|  |  |  |     if (!fn) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */ | 
					
						
							|  |  |  |     if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) | 
					
						
							|  |  |  |         src_width *= 3; | 
					
						
							|  |  |  |     else if (s->bpp > pxa_lcdc_16bpp) | 
					
						
							|  |  |  |         src_width *= 4; | 
					
						
							|  |  |  |     else if (s->bpp > pxa_lcdc_8bpp) | 
					
						
							|  |  |  |         src_width *= 2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     dest_width = s->xres * s->dest_width; | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |     *miny = 0; | 
					
						
							| 
									
										
										
										
											2015-07-13 12:00:29 +02:00
										 |  |  |     if (s->invalidated) { | 
					
						
							|  |  |  |         framebuffer_update_memory_section(&s->fbsection, s->sysmem, | 
					
						
							|  |  |  |                                           addr, s->yres, src_width); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres, | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |                                src_width, dest_width, s->dest_width, | 
					
						
							|  |  |  |                                s->invalidated, | 
					
						
							|  |  |  |                                fn, s->dma_ch[0].palette, miny, maxy); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  | static void pxa2xx_lcdc_dma0_redraw_rot90(PXA2xxLCDState *s, | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |                hwaddr addr, int *miny, int *maxy) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     DisplaySurface *surface = qemu_console_surface(s->con); | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |     int src_width, dest_width; | 
					
						
							| 
									
										
										
										
											2009-09-21 18:11:34 +00:00
										 |  |  |     drawfn fn = NULL; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     if (s->dest_width) | 
					
						
							|  |  |  |         fn = s->line_fn[s->transp][s->bpp]; | 
					
						
							|  |  |  |     if (!fn) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */ | 
					
						
							|  |  |  |     if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) | 
					
						
							|  |  |  |         src_width *= 3; | 
					
						
							|  |  |  |     else if (s->bpp > pxa_lcdc_16bpp) | 
					
						
							|  |  |  |         src_width *= 4; | 
					
						
							|  |  |  |     else if (s->bpp > pxa_lcdc_8bpp) | 
					
						
							|  |  |  |         src_width *= 2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     dest_width = s->yres * s->dest_width; | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |     *miny = 0; | 
					
						
							| 
									
										
										
										
											2015-07-13 12:00:29 +02:00
										 |  |  |     if (s->invalidated) { | 
					
						
							|  |  |  |         framebuffer_update_memory_section(&s->fbsection, s->sysmem, | 
					
						
							|  |  |  |                                           addr, s->yres, src_width); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres, | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |                                src_width, s->dest_width, -dest_width, | 
					
						
							|  |  |  |                                s->invalidated, | 
					
						
							|  |  |  |                                fn, s->dma_ch[0].palette, | 
					
						
							|  |  |  |                                miny, maxy); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  | static void pxa2xx_lcdc_dma0_redraw_rot180(PXA2xxLCDState *s, | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |                 hwaddr addr, int *miny, int *maxy) | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     DisplaySurface *surface = qemu_console_surface(s->con); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |     int src_width, dest_width; | 
					
						
							|  |  |  |     drawfn fn = NULL; | 
					
						
							|  |  |  |     if (s->dest_width) { | 
					
						
							|  |  |  |         fn = s->line_fn[s->transp][s->bpp]; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     if (!fn) { | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */ | 
					
						
							|  |  |  |     if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) { | 
					
						
							|  |  |  |         src_width *= 3; | 
					
						
							|  |  |  |     } else if (s->bpp > pxa_lcdc_16bpp) { | 
					
						
							|  |  |  |         src_width *= 4; | 
					
						
							|  |  |  |     } else if (s->bpp > pxa_lcdc_8bpp) { | 
					
						
							|  |  |  |         src_width *= 2; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     dest_width = s->xres * s->dest_width; | 
					
						
							|  |  |  |     *miny = 0; | 
					
						
							| 
									
										
										
										
											2015-07-13 12:00:29 +02:00
										 |  |  |     if (s->invalidated) { | 
					
						
							|  |  |  |         framebuffer_update_memory_section(&s->fbsection, s->sysmem, | 
					
						
							|  |  |  |                                           addr, s->yres, src_width); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres, | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |                                src_width, -dest_width, -s->dest_width, | 
					
						
							|  |  |  |                                s->invalidated, | 
					
						
							|  |  |  |                                fn, s->dma_ch[0].palette, miny, maxy); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void pxa2xx_lcdc_dma0_redraw_rot270(PXA2xxLCDState *s, | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |                hwaddr addr, int *miny, int *maxy) | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     DisplaySurface *surface = qemu_console_surface(s->con); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |     int src_width, dest_width; | 
					
						
							|  |  |  |     drawfn fn = NULL; | 
					
						
							|  |  |  |     if (s->dest_width) { | 
					
						
							|  |  |  |         fn = s->line_fn[s->transp][s->bpp]; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     if (!fn) { | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     src_width = (s->xres + 3) & ~3;     /* Pad to a 4 pixels multiple */ | 
					
						
							|  |  |  |     if (s->bpp == pxa_lcdc_19pbpp || s->bpp == pxa_lcdc_18pbpp) { | 
					
						
							|  |  |  |         src_width *= 3; | 
					
						
							|  |  |  |     } else if (s->bpp > pxa_lcdc_16bpp) { | 
					
						
							|  |  |  |         src_width *= 4; | 
					
						
							|  |  |  |     } else if (s->bpp > pxa_lcdc_8bpp) { | 
					
						
							|  |  |  |         src_width *= 2; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     dest_width = s->yres * s->dest_width; | 
					
						
							|  |  |  |     *miny = 0; | 
					
						
							| 
									
										
										
										
											2015-07-13 12:00:29 +02:00
										 |  |  |     if (s->invalidated) { | 
					
						
							|  |  |  |         framebuffer_update_memory_section(&s->fbsection, s->sysmem, | 
					
						
							|  |  |  |                                           addr, s->yres, src_width); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     framebuffer_update_display(surface, &s->fbsection, s->xres, s->yres, | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |                                src_width, -s->dest_width, dest_width, | 
					
						
							|  |  |  |                                s->invalidated, | 
					
						
							|  |  |  |                                fn, s->dma_ch[0].palette, | 
					
						
							|  |  |  |                                miny, maxy); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | static void pxa2xx_lcdc_resize(PXA2xxLCDState *s) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int width, height; | 
					
						
							|  |  |  |     if (!(s->control[0] & LCCR0_ENB)) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     width = LCCR1_PPL(s->control[1]) + 1; | 
					
						
							|  |  |  |     height = LCCR2_LPP(s->control[2]) + 1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (width != s->xres || height != s->yres) { | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |         if (s->orientation == 90 || s->orientation == 270) { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |             qemu_console_resize(s->con, height, width); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |             qemu_console_resize(s->con, width, height); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         s->invalidated = 1; | 
					
						
							|  |  |  |         s->xres = width; | 
					
						
							|  |  |  |         s->yres = height; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void pxa2xx_update_display(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |     hwaddr fbptr; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     int miny, maxy; | 
					
						
							|  |  |  |     int ch; | 
					
						
							|  |  |  |     if (!(s->control[0] & LCCR0_ENB)) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     pxa2xx_descriptor_load(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     pxa2xx_lcdc_resize(s); | 
					
						
							|  |  |  |     miny = s->yres; | 
					
						
							|  |  |  |     maxy = 0; | 
					
						
							|  |  |  |     s->transp = s->dma_ch[2].up || s->dma_ch[3].up; | 
					
						
							|  |  |  |     /* Note: With overlay planes the order depends on LCCR0 bit 25.  */ | 
					
						
							|  |  |  |     for (ch = 0; ch < PXA_LCDDMA_CHANS; ch ++) | 
					
						
							|  |  |  |         if (s->dma_ch[ch].up) { | 
					
						
							|  |  |  |             if (!s->dma_ch[ch].source) { | 
					
						
							|  |  |  |                 pxa2xx_dma_ber_set(s, ch); | 
					
						
							|  |  |  |                 continue; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             fbptr = s->dma_ch[ch].source; | 
					
						
							| 
									
										
										
										
											2012-01-24 22:32:30 +03:00
										 |  |  |             if (!((fbptr >= PXA2XX_SDRAM_BASE && | 
					
						
							| 
									
										
										
										
											2020-10-28 06:18:20 -04:00
										 |  |  |                      fbptr <= PXA2XX_SDRAM_BASE + current_machine->ram_size) || | 
					
						
							| 
									
										
										
										
											2012-01-24 22:32:30 +03:00
										 |  |  |                     (fbptr >= PXA2XX_INTERNAL_BASE && | 
					
						
							|  |  |  |                      fbptr <= PXA2XX_INTERNAL_BASE + PXA2XX_INTERNAL_SIZE))) { | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |                 pxa2xx_dma_ber_set(s, ch); | 
					
						
							|  |  |  |                 continue; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             if (s->dma_ch[ch].command & LDCMD_PAL) { | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |                 cpu_physical_memory_read(fbptr, s->dma_ch[ch].pbuffer, | 
					
						
							|  |  |  |                     MAX(LDCMD_LENGTH(s->dma_ch[ch].command), | 
					
						
							|  |  |  |                         sizeof(s->dma_ch[ch].pbuffer))); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |                 pxa2xx_palette_parse(s, ch, s->bpp); | 
					
						
							|  |  |  |             } else { | 
					
						
							|  |  |  |                 /* Do we need to reparse palette */ | 
					
						
							|  |  |  |                 if (LCCR4_PALFOR(s->control[4]) != s->pal_for) | 
					
						
							|  |  |  |                     pxa2xx_palette_parse(s, ch, s->bpp); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 /* ACK frame start */ | 
					
						
							|  |  |  |                 pxa2xx_dma_sof_set(s, ch); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |                 s->dma_ch[ch].redraw(s, fbptr, &miny, &maxy); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |                 s->invalidated = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 /* ACK frame completed */ | 
					
						
							|  |  |  |                 pxa2xx_dma_eof_set(s, ch); | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (s->control[0] & LCCR0_DIS) { | 
					
						
							|  |  |  |         /* ACK last frame completed */ | 
					
						
							|  |  |  |         s->control[0] &= ~LCCR0_ENB; | 
					
						
							|  |  |  |         s->status[0] |= LCSR0_LDD; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |     if (miny >= 0) { | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |         switch (s->orientation) { | 
					
						
							|  |  |  |         case 0: | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |             dpy_gfx_update(s->con, 0, miny, s->xres, maxy - miny + 1); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case 90: | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |             dpy_gfx_update(s->con, miny, 0, maxy - miny + 1, s->xres); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case 180: | 
					
						
							|  |  |  |             maxy = s->yres - maxy - 1; | 
					
						
							|  |  |  |             miny = s->yres - miny - 1; | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |             dpy_gfx_update(s->con, 0, maxy, s->xres, miny - maxy + 1); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case 270: | 
					
						
							|  |  |  |             maxy = s->yres - maxy - 1; | 
					
						
							|  |  |  |             miny = s->yres - miny - 1; | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |             dpy_gfx_update(s->con, maxy, 0, miny - maxy + 1, s->xres); | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2009-04-01 12:27:59 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     pxa2xx_lcdc_int_update(s); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-17 14:07:13 +00:00
										 |  |  |     qemu_irq_raise(s->vsync_cb); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void pxa2xx_invalidate_display(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     s->invalidated = 1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-18 01:44:38 +00:00
										 |  |  | static void pxa2xx_lcdc_orientation(void *opaque, int angle) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXA2xxLCDState *s = (PXA2xxLCDState *) opaque; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-06-17 13:04:36 +03:00
										 |  |  |     switch (angle) { | 
					
						
							|  |  |  |     case 0: | 
					
						
							|  |  |  |         s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot0; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 90: | 
					
						
							|  |  |  |         s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot90; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 180: | 
					
						
							|  |  |  |         s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot180; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 270: | 
					
						
							|  |  |  |         s->dma_ch[0].redraw = pxa2xx_lcdc_dma0_redraw_rot270; | 
					
						
							|  |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->orientation = angle; | 
					
						
							|  |  |  |     s->xres = s->yres = -1; | 
					
						
							|  |  |  |     pxa2xx_lcdc_resize(s); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  | static const VMStateDescription vmstate_dma_channel = { | 
					
						
							|  |  |  |     .name = "dma_channel", | 
					
						
							|  |  |  |     .version_id = 0, | 
					
						
							|  |  |  |     .minimum_version_id = 0, | 
					
						
							| 
									
										
										
										
											2014-05-13 16:09:35 +01:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2012-03-14 15:37:53 +00:00
										 |  |  |         VMSTATE_UINT32(branch, struct DMAChannel), | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  |         VMSTATE_UINT8(up, struct DMAChannel), | 
					
						
							|  |  |  |         VMSTATE_BUFFER(pbuffer, struct DMAChannel), | 
					
						
							| 
									
										
										
										
											2012-03-14 15:37:53 +00:00
										 |  |  |         VMSTATE_UINT32(descriptor, struct DMAChannel), | 
					
						
							|  |  |  |         VMSTATE_UINT32(source, struct DMAChannel), | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  |         VMSTATE_UINT32(id, struct DMAChannel), | 
					
						
							|  |  |  |         VMSTATE_UINT32(command, struct DMAChannel), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							| 
									
										
										
										
											2007-05-24 18:50:09 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2007-05-24 18:50:09 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  | static int pxa2xx_lcdc_post_load(void *opaque, int version_id) | 
					
						
							| 
									
										
										
										
											2007-05-24 18:50:09 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  |     PXA2xxLCDState *s = opaque; | 
					
						
							| 
									
										
										
										
											2007-05-24 18:50:09 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->bpp = LCCR3_BPP(s->control[3]); | 
					
						
							|  |  |  |     s->xres = s->yres = s->pal_for = -1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  | static const VMStateDescription vmstate_pxa2xx_lcdc = { | 
					
						
							|  |  |  |     .name = "pxa2xx_lcdc", | 
					
						
							|  |  |  |     .version_id = 0, | 
					
						
							|  |  |  |     .minimum_version_id = 0, | 
					
						
							|  |  |  |     .post_load = pxa2xx_lcdc_post_load, | 
					
						
							| 
									
										
										
										
											2014-05-13 16:09:35 +01:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  |         VMSTATE_INT32(irqlevel, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_INT32(transp, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(control, PXA2xxLCDState, 6), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(status, PXA2xxLCDState, 2), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(ovl1c, PXA2xxLCDState, 2), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(ovl2c, PXA2xxLCDState, 2), | 
					
						
							|  |  |  |         VMSTATE_UINT32(ccr, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(cmdcr, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(trgbr, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(tcr, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(liidr, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_UINT8(bscntr, PXA2xxLCDState), | 
					
						
							|  |  |  |         VMSTATE_STRUCT_ARRAY(dma_ch, PXA2xxLCDState, 7, 0, | 
					
						
							|  |  |  |                              vmstate_dma_channel, struct DMAChannel), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | #define BITS 8
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "pxa2xx_template.h"
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | #define BITS 15
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "pxa2xx_template.h"
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | #define BITS 16
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "pxa2xx_template.h"
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | #define BITS 24
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "pxa2xx_template.h"
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | #define BITS 32
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "pxa2xx_template.h"
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-13 14:04:18 +01:00
										 |  |  | static const GraphicHwOps pxa2xx_ops = { | 
					
						
							|  |  |  |     .invalidate  = pxa2xx_invalidate_display, | 
					
						
							|  |  |  |     .gfx_update  = pxa2xx_update_display, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-30 14:50:19 +01:00
										 |  |  | PXA2xxLCDState *pxa2xx_lcdc_init(MemoryRegion *sysmem, | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |                                  hwaddr base, qemu_irq irq) | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  |     PXA2xxLCDState *s; | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     DisplaySurface *surface; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |     s = (PXA2xxLCDState *) g_malloc0(sizeof(PXA2xxLCDState)); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     s->invalidated = 1; | 
					
						
							|  |  |  |     s->irq = irq; | 
					
						
							| 
									
										
										
										
											2011-12-08 16:00:54 +02:00
										 |  |  |     s->sysmem = sysmem; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     pxa2xx_lcdc_orientation(s, graphic_rotate); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-06 05:41:28 -04:00
										 |  |  |     memory_region_init_io(&s->iomem, NULL, &pxa2xx_lcdc_ops, s, | 
					
						
							| 
									
										
										
										
											2011-10-30 14:50:19 +01:00
										 |  |  |                           "pxa2xx-lcd-controller", 0x00100000); | 
					
						
							|  |  |  |     memory_region_add_subregion(sysmem, base, &s->iomem); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-01-24 15:35:21 +01:00
										 |  |  |     s->con = graphic_console_init(NULL, 0, &pxa2xx_ops, s); | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     surface = qemu_console_surface(s->con); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-05 15:24:14 +01:00
										 |  |  |     switch (surface_bits_per_pixel(surface)) { | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     case 0: | 
					
						
							|  |  |  |         s->dest_width = 0; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 8: | 
					
						
							|  |  |  |         s->line_fn[0] = pxa2xx_draw_fn_8; | 
					
						
							|  |  |  |         s->line_fn[1] = pxa2xx_draw_fn_8t; | 
					
						
							|  |  |  |         s->dest_width = 1; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 15: | 
					
						
							|  |  |  |         s->line_fn[0] = pxa2xx_draw_fn_15; | 
					
						
							|  |  |  |         s->line_fn[1] = pxa2xx_draw_fn_15t; | 
					
						
							|  |  |  |         s->dest_width = 2; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 16: | 
					
						
							|  |  |  |         s->line_fn[0] = pxa2xx_draw_fn_16; | 
					
						
							|  |  |  |         s->line_fn[1] = pxa2xx_draw_fn_16t; | 
					
						
							|  |  |  |         s->dest_width = 2; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 24: | 
					
						
							|  |  |  |         s->line_fn[0] = pxa2xx_draw_fn_24; | 
					
						
							|  |  |  |         s->line_fn[1] = pxa2xx_draw_fn_24t; | 
					
						
							|  |  |  |         s->dest_width = 3; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 32: | 
					
						
							|  |  |  |         s->line_fn[0] = pxa2xx_draw_fn_32; | 
					
						
							|  |  |  |         s->line_fn[1] = pxa2xx_draw_fn_32t; | 
					
						
							|  |  |  |         s->dest_width = 4; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2017-11-08 14:56:31 -08:00
										 |  |  |         fprintf(stderr, "%s: Bad color depth\n", __func__); | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |         exit(1); | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-05-24 18:50:09 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 16:11:24 +01:00
										 |  |  |     vmstate_register(NULL, 0, &vmstate_pxa2xx_lcdc, s); | 
					
						
							| 
									
										
										
										
											2007-05-24 18:50:09 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  |     return s; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-10 01:44:56 +01:00
										 |  |  | void pxa2xx_lcd_vsync_notifier(PXA2xxLCDState *s, qemu_irq handler) | 
					
						
							| 
									
										
										
										
											2007-11-17 14:07:13 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     s->vsync_cb = handler; | 
					
						
							| 
									
										
										
										
											2007-04-30 01:48:07 +00:00
										 |  |  | } |