| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * x3130_downstream.c | 
					
						
							|  |  |  |  * TI X3130 pci express downstream port switch | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2010 Isaku Yamahata <yamahata at valinux co jp> | 
					
						
							|  |  |  |  *                    VA Linux Systems Japan K.K. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License as published by | 
					
						
							|  |  |  |  * the Free Software Foundation; either version 2 of the License, or | 
					
						
							|  |  |  |  * (at your option) any later version. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is distributed in the hope that it will be useful, | 
					
						
							|  |  |  |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
					
						
							|  |  |  |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the | 
					
						
							|  |  |  |  * GNU General Public License for more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * You should have received a copy of the GNU General Public License along | 
					
						
							|  |  |  |  * with this program; if not, see <http://www.gnu.org/licenses/>.
 | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/pci/pci_ids.h"
 | 
					
						
							|  |  |  | #include "hw/pci/msi.h"
 | 
					
						
							|  |  |  | #include "hw/pci/pcie.h"
 | 
					
						
							| 
									
										
										
										
											2013-03-18 17:36:02 +01:00
										 |  |  | #include "xio3130_downstream.h"
 | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define PCI_DEVICE_ID_TI_XIO3130D       0x8233  /* downstream port */
 | 
					
						
							|  |  |  | #define XIO3130_REVISION                0x1
 | 
					
						
							|  |  |  | #define XIO3130_MSI_OFFSET              0x70
 | 
					
						
							|  |  |  | #define XIO3130_MSI_SUPPORTED_FLAGS     PCI_MSI_FLAGS_64BIT
 | 
					
						
							|  |  |  | #define XIO3130_MSI_NR_VECTOR           1
 | 
					
						
							|  |  |  | #define XIO3130_SSVID_OFFSET            0x80
 | 
					
						
							|  |  |  | #define XIO3130_SSVID_SVID              0
 | 
					
						
							|  |  |  | #define XIO3130_SSVID_SSID              0
 | 
					
						
							|  |  |  | #define XIO3130_EXP_OFFSET              0x90
 | 
					
						
							|  |  |  | #define XIO3130_AER_OFFSET              0x100
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void xio3130_downstream_write_config(PCIDevice *d, uint32_t address, | 
					
						
							|  |  |  |                                          uint32_t val, int len) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     pci_bridge_write_config(d, address, val, len); | 
					
						
							|  |  |  |     pcie_cap_flr_write_config(d, address, val, len); | 
					
						
							| 
									
										
										
										
											2010-10-25 07:46:47 +02:00
										 |  |  |     pcie_cap_slot_write_config(d, address, val, len); | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |     pcie_aer_write_config(d, address, val, len); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void xio3130_downstream_reset(DeviceState *qdev) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(qdev); | 
					
						
							| 
									
										
										
										
											2012-05-15 20:09:56 -03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     pcie_cap_deverr_reset(d); | 
					
						
							|  |  |  |     pcie_cap_slot_reset(d); | 
					
						
							|  |  |  |     pcie_cap_ari_reset(d); | 
					
						
							|  |  |  |     pci_bridge_reset(qdev); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int xio3130_downstream_initfn(PCIDevice *d) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-12 19:56:00 +02:00
										 |  |  |     PCIEPort *p = PCIE_PORT(d); | 
					
						
							|  |  |  |     PCIESlot *s = PCIE_SLOT(d); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     int rc; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-03-14 16:01:17 -06:00
										 |  |  |     rc = pci_bridge_initfn(d, TYPE_PCIE_BUS); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     if (rc < 0) { | 
					
						
							|  |  |  |         return rc; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     pcie_port_init_reg(d); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     rc = msi_init(d, XIO3130_MSI_OFFSET, XIO3130_MSI_NR_VECTOR, | 
					
						
							|  |  |  |                   XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_64BIT, | 
					
						
							|  |  |  |                   XIO3130_MSI_SUPPORTED_FLAGS & PCI_MSI_FLAGS_MASKBIT); | 
					
						
							|  |  |  |     if (rc < 0) { | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |         goto err_bridge; | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     } | 
					
						
							|  |  |  |     rc = pci_bridge_ssvid_init(d, XIO3130_SSVID_OFFSET, | 
					
						
							|  |  |  |                                XIO3130_SSVID_SVID, XIO3130_SSVID_SSID); | 
					
						
							|  |  |  |     if (rc < 0) { | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |         goto err_bridge; | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     } | 
					
						
							|  |  |  |     rc = pcie_cap_init(d, XIO3130_EXP_OFFSET, PCI_EXP_TYPE_DOWNSTREAM, | 
					
						
							|  |  |  |                        p->port); | 
					
						
							|  |  |  |     if (rc < 0) { | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |         goto err_msi; | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2010-12-22 15:14:35 +09:00
										 |  |  |     pcie_cap_flr_init(d); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     pcie_cap_deverr_init(d); | 
					
						
							|  |  |  |     pcie_cap_slot_init(d, s->slot); | 
					
						
							|  |  |  |     pcie_chassis_create(s->chassis); | 
					
						
							|  |  |  |     rc = pcie_chassis_add_slot(s); | 
					
						
							|  |  |  |     if (rc < 0) { | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |         goto err_pcie_cap; | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     } | 
					
						
							|  |  |  |     pcie_cap_ari_init(d); | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |     rc = pcie_aer_init(d, XIO3130_AER_OFFSET); | 
					
						
							|  |  |  |     if (rc < 0) { | 
					
						
							|  |  |  |         goto err; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return 0; | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  | 
 | 
					
						
							|  |  |  | err: | 
					
						
							|  |  |  |     pcie_chassis_del_slot(s); | 
					
						
							|  |  |  | err_pcie_cap: | 
					
						
							|  |  |  |     pcie_cap_exit(d); | 
					
						
							|  |  |  | err_msi: | 
					
						
							|  |  |  |     msi_uninit(d); | 
					
						
							|  |  |  | err_bridge: | 
					
						
							| 
									
										
										
										
											2012-07-03 22:39:27 -06:00
										 |  |  |     pci_bridge_exitfn(d); | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |     return rc; | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-03 22:39:27 -06:00
										 |  |  | static void xio3130_downstream_exitfn(PCIDevice *d) | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-12 19:56:00 +02:00
										 |  |  |     PCIESlot *s = PCIE_SLOT(d); | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  | 
 | 
					
						
							|  |  |  |     pcie_aer_exit(d); | 
					
						
							|  |  |  |     pcie_chassis_del_slot(s); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     pcie_cap_exit(d); | 
					
						
							| 
									
										
										
										
											2010-11-16 17:26:12 +09:00
										 |  |  |     msi_uninit(d); | 
					
						
							| 
									
										
										
										
											2012-07-03 22:39:27 -06:00
										 |  |  |     pci_bridge_exitfn(d); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | PCIESlot *xio3130_downstream_init(PCIBus *bus, int devfn, bool multifunction, | 
					
						
							|  |  |  |                                   const char *bus_name, pci_map_irq_fn map_irq, | 
					
						
							|  |  |  |                                   uint8_t port, uint8_t chassis, | 
					
						
							|  |  |  |                                   uint16_t slot) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     PCIDevice *d; | 
					
						
							|  |  |  |     PCIBridge *br; | 
					
						
							|  |  |  |     DeviceState *qdev; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     d = pci_create_multifunction(bus, devfn, multifunction, | 
					
						
							|  |  |  |                                  "xio3130-downstream"); | 
					
						
							|  |  |  |     if (!d) { | 
					
						
							|  |  |  |         return NULL; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2013-07-11 17:13:43 +02:00
										 |  |  |     br = PCI_BRIDGE(d); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-11 17:13:43 +02:00
										 |  |  |     qdev = DEVICE(d); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     pci_bridge_map_irq(br, bus_name, map_irq); | 
					
						
							|  |  |  |     qdev_prop_set_uint8(qdev, "port", port); | 
					
						
							|  |  |  |     qdev_prop_set_uint8(qdev, "chassis", chassis); | 
					
						
							|  |  |  |     qdev_prop_set_uint16(qdev, "slot", slot); | 
					
						
							|  |  |  |     qdev_init_nofail(qdev); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-12 19:56:00 +02:00
										 |  |  |     return PCIE_SLOT(d); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static const VMStateDescription vmstate_xio3130_downstream = { | 
					
						
							|  |  |  |     .name = "xio3130-express-downstream-port", | 
					
						
							|  |  |  |     .version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id_old = 1, | 
					
						
							| 
									
										
										
										
											2010-10-25 07:46:47 +02:00
										 |  |  |     .post_load = pcie_cap_slot_post_load, | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2013-07-12 19:56:00 +02:00
										 |  |  |         VMSTATE_PCIE_DEVICE(parent_obj.parent_obj.parent_obj, PCIESlot), | 
					
						
							|  |  |  |         VMSTATE_STRUCT(parent_obj.parent_obj.parent_obj.exp.aer_log, | 
					
						
							|  |  |  |                        PCIESlot, 0, vmstate_pcie_aer_log, PCIEAERLog), | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  | static void xio3130_downstream_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  |     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     k->is_express = 1; | 
					
						
							|  |  |  |     k->is_bridge = 1; | 
					
						
							|  |  |  |     k->config_write = xio3130_downstream_write_config; | 
					
						
							|  |  |  |     k->init = xio3130_downstream_initfn; | 
					
						
							|  |  |  |     k->exit = xio3130_downstream_exitfn; | 
					
						
							|  |  |  |     k->vendor_id = PCI_VENDOR_ID_TI; | 
					
						
							|  |  |  |     k->device_id = PCI_DEVICE_ID_TI_XIO3130D; | 
					
						
							|  |  |  |     k->revision = XIO3130_REVISION; | 
					
						
							| 
									
										
										
										
											2013-07-29 17:17:45 +03:00
										 |  |  |     set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories); | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     dc->desc = "TI X3130 Downstream Port of PCI Express Switch"; | 
					
						
							|  |  |  |     dc->reset = xio3130_downstream_reset; | 
					
						
							|  |  |  |     dc->vmsd = &vmstate_xio3130_downstream; | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-10 16:19:07 +01:00
										 |  |  | static const TypeInfo xio3130_downstream_info = { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .name          = "xio3130-downstream", | 
					
						
							| 
									
										
										
										
											2013-07-12 19:56:00 +02:00
										 |  |  |     .parent        = TYPE_PCIE_SLOT, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .class_init    = xio3130_downstream_class_init, | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void xio3130_downstream_register_types(void) | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     type_register_static(&xio3130_downstream_info); | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(xio3130_downstream_register_types) | 
					
						
							| 
									
										
										
										
											2010-10-20 17:18:55 +09:00
										 |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * Local variables: | 
					
						
							|  |  |  |  *  c-indent-level: 4 | 
					
						
							|  |  |  |  *  c-basic-offset: 4 | 
					
						
							|  |  |  |  *  tab-width: 8 | 
					
						
							|  |  |  |  *  indent-tab-mode: nil | 
					
						
							|  |  |  |  * End: | 
					
						
							|  |  |  |  */ |