| 
									
										
										
										
											2009-11-19 16:45:21 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Cortex-A9MPCore internal peripheral emulation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2009 CodeSourcery. | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  |  * Copyright (c) 2011 Linaro Limited. | 
					
						
							|  |  |  |  * Written by Paul Brook, Peter Maydell. | 
					
						
							| 
									
										
										
										
											2009-11-19 16:45:21 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2011-06-26 12:21:35 +10:00
										 |  |  |  * This code is licensed under the GPL. | 
					
						
							| 
									
										
										
										
											2009-11-19 16:45:21 +00:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:17:28 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
											  
											
												include/qemu/osdep.h: Don't include qapi/error.h
Commit 57cb38b included qapi/error.h into qemu/osdep.h to get the
Error typedef.  Since then, we've moved to include qemu/osdep.h
everywhere.  Its file comment explains: "To avoid getting into
possible circular include dependencies, this file should not include
any other QEMU headers, with the exceptions of config-host.h,
compiler.h, os-posix.h and os-win32.h, all of which are doing a
similar job to this file and are under similar constraints."
qapi/error.h doesn't do a similar job, and it doesn't adhere to
similar constraints: it includes qapi-types.h.  That's in excess of
100KiB of crap most .c files don't actually need.
Add the typedef to qemu/typedefs.h, and include that instead of
qapi/error.h.  Include qapi/error.h in .c files that need it and don't
get it now.  Include qapi-types.h in qom/object.h for uint16List.
Update scripts/clean-includes accordingly.  Update it further to match
reality: replace config.h by config-target.h, add sysemu/os-posix.h,
sysemu/os-win32.h.  Update the list of includes in the qemu/osdep.h
comment quoted above similarly.
This reduces the number of objects depending on qapi/error.h from "all
of them" to less than a third.  Unfortunately, the number depending on
qapi-types.h shrinks only a little.  More work is needed for that one.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
[Fix compilation without the spice devel packages. - Paolo]
Signed-off-by: Paolo Bonzini <pbonzini@redhat.com>
											
										 
											2016-03-14 09:01:28 +01:00
										 |  |  | #include "qapi/error.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | #include "qemu/module.h"
 | 
					
						
							| 
									
										
										
										
											2013-06-30 20:44:23 +02:00
										 |  |  | #include "hw/cpu/a9mpcore.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:42 +02:00
										 |  |  | #include "hw/irq.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:51 +02:00
										 |  |  | #include "hw/qdev-properties.h"
 | 
					
						
							| 
									
										
										
										
											2019-07-09 17:20:52 +02:00
										 |  |  | #include "hw/core/cpu.h"
 | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  | static void a9mp_priv_set_irq(void *opaque, int irq, int level) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  |     A9MPPrivState *s = (A9MPPrivState *)opaque; | 
					
						
							| 
									
										
										
										
											2013-06-30 19:01:18 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |     qemu_set_irq(qdev_get_gpio_in(DEVICE(&s->gic), irq), level); | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 19:52:31 +02:00
										 |  |  | static void a9mp_priv_initfn(Object *obj) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     A9MPPrivState *s = A9MPCORE_PRIV(obj); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     memory_region_init(&s->container, obj, "a9mp-priv-container", 0x2000); | 
					
						
							|  |  |  |     sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->container); | 
					
						
							| 
									
										
										
										
											2013-06-30 19:01:18 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-07-16 14:59:24 +02:00
										 |  |  |     sysbus_init_child_obj(obj, "scu", &s->scu, sizeof(s->scu), TYPE_A9_SCU); | 
					
						
							| 
									
										
										
										
											2013-06-30 20:30:27 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-07-16 14:59:24 +02:00
										 |  |  |     sysbus_init_child_obj(obj, "gic", &s->gic, sizeof(s->gic), TYPE_ARM_GIC); | 
					
						
							| 
									
										
										
										
											2013-12-10 13:24:51 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-07-16 14:59:24 +02:00
										 |  |  |     sysbus_init_child_obj(obj, "gtimer", &s->gtimer, sizeof(s->gtimer), | 
					
						
							|  |  |  |                           TYPE_A9_GTIMER); | 
					
						
							| 
									
										
										
										
											2013-12-01 23:37:11 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-07-16 14:59:24 +02:00
										 |  |  |     sysbus_init_child_obj(obj, "mptimer", &s->mptimer, sizeof(s->mptimer), | 
					
						
							|  |  |  |                           TYPE_ARM_MPTIMER); | 
					
						
							| 
									
										
										
										
											2013-06-30 20:30:27 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-07-16 14:59:24 +02:00
										 |  |  |     sysbus_init_child_obj(obj, "wdt", &s->wdt, sizeof(s->wdt), | 
					
						
							|  |  |  |                           TYPE_ARM_MPTIMER); | 
					
						
							| 
									
										
										
										
											2013-06-30 19:52:31 +02:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  | static void a9mp_priv_realize(DeviceState *dev, Error **errp) | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 
					
						
							| 
									
										
										
										
											2013-06-30 19:07:29 +02:00
										 |  |  |     A9MPPrivState *s = A9MPCORE_PRIV(dev); | 
					
						
							| 
									
										
										
										
											2013-12-01 23:37:11 -08:00
										 |  |  |     DeviceState *scudev, *gicdev, *gtimerdev, *mptimerdev, *wdtdev; | 
					
						
							|  |  |  |     SysBusDevice *scubusdev, *gicbusdev, *gtimerbusdev, *mptimerbusdev, | 
					
						
							|  |  |  |                  *wdtbusdev; | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     Error *err = NULL; | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  |     int i; | 
					
						
							| 
									
										
										
										
											2015-09-08 17:38:43 +01:00
										 |  |  |     bool has_el3; | 
					
						
							|  |  |  |     Object *cpuobj; | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-10 13:24:51 +00:00
										 |  |  |     scudev = DEVICE(&s->scu); | 
					
						
							|  |  |  |     qdev_prop_set_uint32(scudev, "num-cpu", s->num_cpu); | 
					
						
							|  |  |  |     object_property_set_bool(OBJECT(&s->scu), true, "realized", &err); | 
					
						
							|  |  |  |     if (err != NULL) { | 
					
						
							|  |  |  |         error_propagate(errp, err); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     scubusdev = SYS_BUS_DEVICE(&s->scu); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 19:01:18 +02:00
										 |  |  |     gicdev = DEVICE(&s->gic); | 
					
						
							|  |  |  |     qdev_prop_set_uint32(gicdev, "num-cpu", s->num_cpu); | 
					
						
							|  |  |  |     qdev_prop_set_uint32(gicdev, "num-irq", s->num_irq); | 
					
						
							| 
									
										
										
										
											2015-09-08 17:38:43 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Make the GIC's TZ support match the CPUs. We assume that
 | 
					
						
							|  |  |  |      * either all the CPUs have TZ, or none do. | 
					
						
							|  |  |  |      */ | 
					
						
							|  |  |  |     cpuobj = OBJECT(qemu_get_cpu(0)); | 
					
						
							| 
									
										
										
										
											2015-09-14 14:39:49 +01:00
										 |  |  |     has_el3 = object_property_find(cpuobj, "has_el3", NULL) && | 
					
						
							| 
									
										
										
										
											2015-09-08 17:38:43 +01:00
										 |  |  |         object_property_get_bool(cpuobj, "has_el3", &error_abort); | 
					
						
							|  |  |  |     qdev_prop_set_bit(gicdev, "has-security-extensions", has_el3); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     object_property_set_bool(OBJECT(&s->gic), true, "realized", &err); | 
					
						
							|  |  |  |     if (err != NULL) { | 
					
						
							|  |  |  |         error_propagate(errp, err); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2013-06-30 19:01:18 +02:00
										 |  |  |     gicbusdev = SYS_BUS_DEVICE(&s->gic); | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Pass through outbound IRQ lines from the GIC */ | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     sysbus_pass_irq(sbd, gicbusdev); | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Pass through inbound GPIO lines to the GIC */ | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     qdev_init_gpio_in(dev, a9mp_priv_set_irq, s->num_irq - 32); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-12-01 23:37:11 -08:00
										 |  |  |     gtimerdev = DEVICE(&s->gtimer); | 
					
						
							|  |  |  |     qdev_prop_set_uint32(gtimerdev, "num-cpu", s->num_cpu); | 
					
						
							|  |  |  |     object_property_set_bool(OBJECT(&s->gtimer), true, "realized", &err); | 
					
						
							|  |  |  |     if (err != NULL) { | 
					
						
							|  |  |  |         error_propagate(errp, err); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     gtimerbusdev = SYS_BUS_DEVICE(&s->gtimer); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 20:30:27 +02:00
										 |  |  |     mptimerdev = DEVICE(&s->mptimer); | 
					
						
							|  |  |  |     qdev_prop_set_uint32(mptimerdev, "num-cpu", s->num_cpu); | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     object_property_set_bool(OBJECT(&s->mptimer), true, "realized", &err); | 
					
						
							|  |  |  |     if (err != NULL) { | 
					
						
							|  |  |  |         error_propagate(errp, err); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2013-12-10 13:24:51 +00:00
										 |  |  |     mptimerbusdev = SYS_BUS_DEVICE(&s->mptimer); | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 20:30:27 +02:00
										 |  |  |     wdtdev = DEVICE(&s->wdt); | 
					
						
							|  |  |  |     qdev_prop_set_uint32(wdtdev, "num-cpu", s->num_cpu); | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     object_property_set_bool(OBJECT(&s->wdt), true, "realized", &err); | 
					
						
							|  |  |  |     if (err != NULL) { | 
					
						
							|  |  |  |         error_propagate(errp, err); | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2013-06-30 20:30:27 +02:00
										 |  |  |     wdtbusdev = SYS_BUS_DEVICE(&s->wdt); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Memory map (addresses are offsets from PERIPHBASE):
 | 
					
						
							|  |  |  |      *  0x0000-0x00ff -- Snoop Control Unit | 
					
						
							|  |  |  |      *  0x0100-0x01ff -- GIC CPU interface | 
					
						
							|  |  |  |      *  0x0200-0x02ff -- Global Timer | 
					
						
							|  |  |  |      *  0x0300-0x05ff -- nothing | 
					
						
							|  |  |  |      *  0x0600-0x06ff -- private timers and watchdogs | 
					
						
							|  |  |  |      *  0x0700-0x0fff -- nothing | 
					
						
							|  |  |  |      *  0x1000-0x1fff -- GIC Distributor | 
					
						
							|  |  |  |      */ | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:14 +00:00
										 |  |  |     memory_region_add_subregion(&s->container, 0, | 
					
						
							|  |  |  |                                 sysbus_mmio_get_region(scubusdev, 0)); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  |     /* GIC CPU interface */ | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  |     memory_region_add_subregion(&s->container, 0x100, | 
					
						
							|  |  |  |                                 sysbus_mmio_get_region(gicbusdev, 1)); | 
					
						
							| 
									
										
										
										
											2013-12-01 23:37:11 -08:00
										 |  |  |     memory_region_add_subregion(&s->container, 0x200, | 
					
						
							|  |  |  |                                 sysbus_mmio_get_region(gtimerbusdev, 0)); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  |     /* Note that the A9 exposes only the "timer/watchdog for this core"
 | 
					
						
							|  |  |  |      * memory region, not the "timer/watchdog for core X" ones 11MPcore has. | 
					
						
							|  |  |  |      */ | 
					
						
							|  |  |  |     memory_region_add_subregion(&s->container, 0x600, | 
					
						
							| 
									
										
										
										
											2013-12-10 13:24:51 +00:00
										 |  |  |                                 sysbus_mmio_get_region(mptimerbusdev, 0)); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  |     memory_region_add_subregion(&s->container, 0x620, | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  |                                 sysbus_mmio_get_region(wdtbusdev, 0)); | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  |     memory_region_add_subregion(&s->container, 0x1000, | 
					
						
							|  |  |  |                                 sysbus_mmio_get_region(gicbusdev, 0)); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  |     /* Wire up the interrupt from each watchdog and timer.
 | 
					
						
							| 
									
										
										
										
											2013-12-01 23:37:11 -08:00
										 |  |  |      * For each core the global timer is PPI 27, the private | 
					
						
							|  |  |  |      * timer is PPI 29 and the watchdog PPI 30. | 
					
						
							| 
									
										
										
										
											2012-04-13 11:39:08 +00:00
										 |  |  |      */ | 
					
						
							|  |  |  |     for (i = 0; i < s->num_cpu; i++) { | 
					
						
							|  |  |  |         int ppibase = (s->num_irq - 32) + i * 32; | 
					
						
							| 
									
										
										
										
											2013-12-01 23:37:11 -08:00
										 |  |  |         sysbus_connect_irq(gtimerbusdev, i, | 
					
						
							|  |  |  |                            qdev_get_gpio_in(gicdev, ppibase + 27)); | 
					
						
							| 
									
										
										
										
											2013-12-10 13:24:51 +00:00
										 |  |  |         sysbus_connect_irq(mptimerbusdev, i, | 
					
						
							| 
									
										
										
										
											2013-06-30 19:01:18 +02:00
										 |  |  |                            qdev_get_gpio_in(gicdev, ppibase + 29)); | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  |         sysbus_connect_irq(wdtbusdev, i, | 
					
						
							| 
									
										
										
										
											2013-06-30 19:01:18 +02:00
										 |  |  |                            qdev_get_gpio_in(gicdev, ppibase + 30)); | 
					
						
							| 
									
										
										
										
											2011-12-01 21:16:34 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  | static Property a9mp_priv_properties[] = { | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  |     DEFINE_PROP_UINT32("num-cpu", A9MPPrivState, num_cpu, 1), | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     /* The Cortex-A9MP may have anything from 0 to 224 external interrupt
 | 
					
						
							|  |  |  |      * IRQ lines (with another 32 internal). We default to 64+32, which | 
					
						
							|  |  |  |      * is the number provided by the Cortex-A9MP test chip in the | 
					
						
							|  |  |  |      * Realview PBX-A9 and Versatile Express A9 development boards. | 
					
						
							|  |  |  |      * Other boards may differ and should set this property appropriately. | 
					
						
							|  |  |  |      */ | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  |     DEFINE_PROP_UINT32("num-irq", A9MPPrivState, num_irq, 96), | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DEFINE_PROP_END_OF_LIST(), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | static void a9mp_priv_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 20:36:15 +02:00
										 |  |  |     dc->realize = a9mp_priv_realize; | 
					
						
							| 
									
										
										
										
											2020-01-10 19:30:32 +04:00
										 |  |  |     device_class_set_props(dc, a9mp_priv_properties); | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-10 16:19:07 +01:00
										 |  |  | static const TypeInfo a9mp_priv_info = { | 
					
						
							| 
									
										
										
										
											2013-06-30 19:07:29 +02:00
										 |  |  |     .name          = TYPE_A9MPCORE_PRIV, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .parent        = TYPE_SYS_BUS_DEVICE, | 
					
						
							| 
									
										
										
										
											2013-02-28 18:23:13 +00:00
										 |  |  |     .instance_size = sizeof(A9MPPrivState), | 
					
						
							| 
									
										
										
										
											2013-06-30 19:52:31 +02:00
										 |  |  |     .instance_init = a9mp_priv_initfn, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .class_init    = a9mp_priv_class_init, | 
					
						
							| 
									
										
										
										
											2009-11-19 16:45:21 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void a9mp_register_types(void) | 
					
						
							| 
									
										
										
										
											2009-11-19 16:45:21 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     type_register_static(&a9mp_priv_info); | 
					
						
							| 
									
										
										
										
											2009-11-19 16:45:21 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(a9mp_register_types) |