| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Tiny Code Generator for QEMU | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2008 Fabrice Bellard | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:15:58 +01:00
										 |  |  | #ifndef TCG_TARGET_I386 
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | #define TCG_TARGET_I386 1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-01 08:34:03 -07:00
										 |  |  | #define TCG_TARGET_INSN_UNIT_SIZE  1
 | 
					
						
							| 
									
										
										
										
											2015-05-05 09:18:22 +02:00
										 |  |  | #define TCG_TARGET_TLB_DISPLACEMENT_BITS 31
 | 
					
						
							| 
									
										
										
										
											2014-04-01 08:34:03 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-20 14:41:29 -07:00
										 |  |  | #ifdef __x86_64__
 | 
					
						
							|  |  |  | # define TCG_TARGET_REG_BITS  64
 | 
					
						
							|  |  |  | # define TCG_TARGET_NB_REGS   16
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2013-08-20 14:41:29 -07:00
										 |  |  | # define TCG_TARGET_REG_BITS  32
 | 
					
						
							|  |  |  | # define TCG_TARGET_NB_REGS    8
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-09 08:03:33 +00:00
										 |  |  | typedef enum { | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  |     TCG_REG_EAX = 0, | 
					
						
							|  |  |  |     TCG_REG_ECX, | 
					
						
							|  |  |  |     TCG_REG_EDX, | 
					
						
							|  |  |  |     TCG_REG_EBX, | 
					
						
							|  |  |  |     TCG_REG_ESP, | 
					
						
							|  |  |  |     TCG_REG_EBP, | 
					
						
							|  |  |  |     TCG_REG_ESI, | 
					
						
							|  |  |  |     TCG_REG_EDI, | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* 64-bit registers; always define the symbols to avoid
 | 
					
						
							|  |  |  |        too much if-deffing.  */ | 
					
						
							|  |  |  |     TCG_REG_R8, | 
					
						
							|  |  |  |     TCG_REG_R9, | 
					
						
							|  |  |  |     TCG_REG_R10, | 
					
						
							|  |  |  |     TCG_REG_R11, | 
					
						
							|  |  |  |     TCG_REG_R12, | 
					
						
							|  |  |  |     TCG_REG_R13, | 
					
						
							|  |  |  |     TCG_REG_R14, | 
					
						
							|  |  |  |     TCG_REG_R15, | 
					
						
							|  |  |  |     TCG_REG_RAX = TCG_REG_EAX, | 
					
						
							|  |  |  |     TCG_REG_RCX = TCG_REG_ECX, | 
					
						
							|  |  |  |     TCG_REG_RDX = TCG_REG_EDX, | 
					
						
							|  |  |  |     TCG_REG_RBX = TCG_REG_EBX, | 
					
						
							|  |  |  |     TCG_REG_RSP = TCG_REG_ESP, | 
					
						
							|  |  |  |     TCG_REG_RBP = TCG_REG_EBP, | 
					
						
							|  |  |  |     TCG_REG_RSI = TCG_REG_ESI, | 
					
						
							|  |  |  |     TCG_REG_RDI = TCG_REG_EDI, | 
					
						
							| 
									
										
										
										
											2011-11-09 08:03:33 +00:00
										 |  |  | } TCGReg; | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* used for function call generation */ | 
					
						
							|  |  |  | #define TCG_REG_CALL_STACK TCG_REG_ESP 
 | 
					
						
							|  |  |  | #define TCG_TARGET_STACK_ALIGN 16
 | 
					
						
							| 
									
										
										
										
											2012-09-13 19:37:43 +02:00
										 |  |  | #if defined(_WIN64)
 | 
					
						
							|  |  |  | #define TCG_TARGET_CALL_STACK_OFFSET 32
 | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2008-05-22 14:59:57 +00:00
										 |  |  | #define TCG_TARGET_CALL_STACK_OFFSET 0
 | 
					
						
							| 
									
										
										
										
											2012-09-13 19:37:43 +02:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-01-27 21:49:17 -08:00
										 |  |  | extern bool have_bmi1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-10 19:37:46 +00:00
										 |  |  | /* optional instructions */ | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_div2_i32         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_rot_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8s_i32        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16s_i32       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8u_i32        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16u_i32       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap16_i32      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap32_i32      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_neg_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_not_i32          1
 | 
					
						
							| 
									
										
										
										
											2014-01-27 21:49:17 -08:00
										 |  |  | #define TCG_TARGET_HAS_andc_i32         have_bmi1
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_orc_i32          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_eqv_i32          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nand_i32         0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nor_i32          0
 | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_HAS_deposit_i32      1
 | 
					
						
							| 
									
										
										
										
											2012-09-21 10:13:36 -07:00
										 |  |  | #define TCG_TARGET_HAS_movcond_i32      1
 | 
					
						
							| 
									
										
										
										
											2013-02-19 23:51:50 -08:00
										 |  |  | #define TCG_TARGET_HAS_add2_i32         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_sub2_i32         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulu2_i32        1
 | 
					
						
							| 
									
										
										
										
											2013-02-19 23:51:57 -08:00
										 |  |  | #define TCG_TARGET_HAS_muls2_i32        1
 | 
					
						
							| 
									
										
										
										
											2013-08-14 14:35:56 -07:00
										 |  |  | #define TCG_TARGET_HAS_muluh_i32        0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulsh_i32        0
 | 
					
						
							| 
									
										
										
										
											2009-03-10 19:37:46 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #if TCG_TARGET_REG_BITS == 64
 | 
					
						
							| 
									
										
										
										
											2015-07-24 07:16:00 -07:00
										 |  |  | #define TCG_TARGET_HAS_extrl_i64_i32    0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_extrh_i64_i32    0
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_div2_i64         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_rot_i64          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8s_i64        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16s_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext32s_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8u_i64        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16u_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext32u_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap16_i64      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap32_i64      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap64_i64      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_neg_i64          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_not_i64          1
 | 
					
						
							| 
									
										
										
										
											2014-01-27 21:49:17 -08:00
										 |  |  | #define TCG_TARGET_HAS_andc_i64         have_bmi1
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_orc_i64          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_eqv_i64          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nand_i64         0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nor_i64          0
 | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_HAS_deposit_i64      1
 | 
					
						
							| 
									
										
										
										
											2012-09-21 10:13:36 -07:00
										 |  |  | #define TCG_TARGET_HAS_movcond_i64      1
 | 
					
						
							| 
									
										
										
										
											2013-02-19 23:51:57 -08:00
										 |  |  | #define TCG_TARGET_HAS_add2_i64         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_sub2_i64         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulu2_i64        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_muls2_i64        1
 | 
					
						
							| 
									
										
										
										
											2013-08-14 14:35:56 -07:00
										 |  |  | #define TCG_TARGET_HAS_muluh_i64        0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulsh_i64        0
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_deposit_i32_valid(ofs, len) \
 | 
					
						
							|  |  |  |     (((ofs) == 0 && (len) == 8) || ((ofs) == 8 && (len) == 8) || \ | 
					
						
							|  |  |  |      ((ofs) == 0 && (len) == 16)) | 
					
						
							|  |  |  | #define TCG_TARGET_deposit_i64_valid    TCG_TARGET_deposit_i32_valid
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #if TCG_TARGET_REG_BITS == 64
 | 
					
						
							|  |  |  | # define TCG_AREG0 TCG_REG_R14
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | # define TCG_AREG0 TCG_REG_EBP
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-20 14:22:50 -07:00
										 |  |  | static inline void flush_icache_range(uintptr_t start, uintptr_t stop) | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-12-06 12:15:58 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #endif
 |