| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Tiny Code Generator for QEMU | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2008-2009 Arnaud Patard <arnaud.patard@rtp-net.org> | 
					
						
							|  |  |  |  * Copyright (c) 2009 Aurelien Jarno <aurelien@aurel32.net> | 
					
						
							|  |  |  |  * Based on i386/tcg-target.c - Copyright (c) 2008 Fabrice Bellard | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2012-12-06 12:15:58 +01:00
										 |  |  | #ifndef TCG_TARGET_MIPS 
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | #define TCG_TARGET_MIPS 1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-25 19:22:44 +00:00
										 |  |  | #define TCG_TARGET_INSN_UNIT_SIZE 4
 | 
					
						
							| 
									
										
										
										
											2015-05-05 09:18:22 +02:00
										 |  |  | #define TCG_TARGET_TLB_DISPLACEMENT_BITS 16
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | #define TCG_TARGET_NB_REGS 32
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-09 08:03:33 +00:00
										 |  |  | typedef enum { | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  |     TCG_REG_ZERO = 0, | 
					
						
							|  |  |  |     TCG_REG_AT, | 
					
						
							|  |  |  |     TCG_REG_V0, | 
					
						
							|  |  |  |     TCG_REG_V1, | 
					
						
							|  |  |  |     TCG_REG_A0, | 
					
						
							|  |  |  |     TCG_REG_A1, | 
					
						
							|  |  |  |     TCG_REG_A2, | 
					
						
							|  |  |  |     TCG_REG_A3, | 
					
						
							|  |  |  |     TCG_REG_T0, | 
					
						
							|  |  |  |     TCG_REG_T1, | 
					
						
							|  |  |  |     TCG_REG_T2, | 
					
						
							|  |  |  |     TCG_REG_T3, | 
					
						
							|  |  |  |     TCG_REG_T4, | 
					
						
							|  |  |  |     TCG_REG_T5, | 
					
						
							|  |  |  |     TCG_REG_T6, | 
					
						
							|  |  |  |     TCG_REG_T7, | 
					
						
							|  |  |  |     TCG_REG_S0, | 
					
						
							|  |  |  |     TCG_REG_S1, | 
					
						
							|  |  |  |     TCG_REG_S2, | 
					
						
							|  |  |  |     TCG_REG_S3, | 
					
						
							|  |  |  |     TCG_REG_S4, | 
					
						
							|  |  |  |     TCG_REG_S5, | 
					
						
							|  |  |  |     TCG_REG_S6, | 
					
						
							|  |  |  |     TCG_REG_S7, | 
					
						
							|  |  |  |     TCG_REG_T8, | 
					
						
							|  |  |  |     TCG_REG_T9, | 
					
						
							|  |  |  |     TCG_REG_K0, | 
					
						
							|  |  |  |     TCG_REG_K1, | 
					
						
							|  |  |  |     TCG_REG_GP, | 
					
						
							|  |  |  |     TCG_REG_SP, | 
					
						
							| 
									
										
										
										
											2014-04-15 09:03:59 -07:00
										 |  |  |     TCG_REG_S8, | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  |     TCG_REG_RA, | 
					
						
							| 
									
										
										
										
											2014-04-15 09:03:59 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |     TCG_REG_CALL_STACK = TCG_REG_SP, | 
					
						
							|  |  |  |     TCG_AREG0 = TCG_REG_S0, | 
					
						
							| 
									
										
										
										
											2011-11-09 08:03:33 +00:00
										 |  |  | } TCGReg; | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* used for function call generation */ | 
					
						
							|  |  |  | #define TCG_TARGET_STACK_ALIGN 8
 | 
					
						
							|  |  |  | #define TCG_TARGET_CALL_STACK_OFFSET 16
 | 
					
						
							|  |  |  | #define TCG_TARGET_CALL_ALIGN_ARGS 1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-15 17:57:59 +02:00
										 |  |  | /* MOVN/MOVZ instructions detection */ | 
					
						
							|  |  |  | #if (defined(__mips_isa_rev) && (__mips_isa_rev >= 1)) || \
 | 
					
						
							|  |  |  |     defined(_MIPS_ARCH_LOONGSON2E) || defined(_MIPS_ARCH_LOONGSON2F) || \ | 
					
						
							|  |  |  |     defined(_MIPS_ARCH_MIPS4) | 
					
						
							|  |  |  | #define use_movnz_instructions  1
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | extern bool use_movnz_instructions; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* MIPS32 instruction set detection */ | 
					
						
							|  |  |  | #if defined(__mips_isa_rev) && (__mips_isa_rev >= 1)
 | 
					
						
							|  |  |  | #define use_mips32_instructions  1
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | extern bool use_mips32_instructions; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* MIPS32R2 instruction set detection */ | 
					
						
							|  |  |  | #if defined(__mips_isa_rev) && (__mips_isa_rev >= 2)
 | 
					
						
							|  |  |  | #define use_mips32r2_instructions  1
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | extern bool use_mips32r2_instructions; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-10-02 13:24:14 +01:00
										 |  |  | /* MIPS32R6 instruction set detection */ | 
					
						
							|  |  |  | #if defined(__mips_isa_rev) && (__mips_isa_rev >= 6)
 | 
					
						
							|  |  |  | #define use_mips32r6_instructions  1
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define use_mips32r6_instructions  0
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | /* optional instructions */ | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_div_i32          1
 | 
					
						
							| 
									
										
										
										
											2013-03-11 22:41:47 -07:00
										 |  |  | #define TCG_TARGET_HAS_rem_i32          1
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_not_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nor_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_andc_i32         0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_orc_i32          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_eqv_i32          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nand_i32         0
 | 
					
						
							| 
									
										
										
										
											2015-10-02 13:24:16 +01:00
										 |  |  | #define TCG_TARGET_HAS_mulu2_i32        (!use_mips32r6_instructions)
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_muls2_i32        (!use_mips32r6_instructions)
 | 
					
						
							| 
									
										
										
										
											2013-08-14 14:41:43 -07:00
										 |  |  | #define TCG_TARGET_HAS_muluh_i32        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulsh_i32        1
 | 
					
						
							| 
									
										
										
										
											2012-09-21 18:20:26 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-15 17:57:59 +02:00
										 |  |  | /* optional instructions detected at runtime */ | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_movcond_i32      use_movnz_instructions
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap16_i32      use_mips32r2_instructions
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap32_i32      use_mips32r2_instructions
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_deposit_i32      use_mips32r2_instructions
 | 
					
						
							| 
									
										
										
										
											2013-08-15 17:57:59 +02:00
										 |  |  | #define TCG_TARGET_HAS_ext8s_i32        use_mips32r2_instructions
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16s_i32       use_mips32r2_instructions
 | 
					
						
							| 
									
										
										
										
											2013-08-15 17:57:59 +02:00
										 |  |  | #define TCG_TARGET_HAS_rot_i32          use_mips32r2_instructions
 | 
					
						
							| 
									
										
										
										
											2012-09-21 18:20:26 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | /* optional instructions automatically implemented */ | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_neg_i32          0 /* sub  rd, zero, rt   */
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8u_i32        0 /* andi rt, rs, 0xff   */
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16u_i32       0 /* andi rt, rs, 0xffff */
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-25 23:06:00 -04:00
										 |  |  | #ifdef __OpenBSD__
 | 
					
						
							|  |  |  | #include <machine/sysarch.h>
 | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | #include <sys/cachectl.h>
 | 
					
						
							| 
									
										
										
										
											2011-05-25 23:06:00 -04:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-20 14:22:50 -07:00
										 |  |  | static inline void flush_icache_range(uintptr_t start, uintptr_t stop) | 
					
						
							| 
									
										
										
										
											2009-10-17 14:17:47 +02:00
										 |  |  | { | 
					
						
							|  |  |  |     cacheflush ((void *)start, stop-start, ICACHE); | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2012-12-06 12:15:58 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | #endif
 |