| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * QEMU Malta board support | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2006 Aurelien Jarno | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "hw.h"
 | 
					
						
							|  |  |  | #include "pc.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-26 14:52:02 +00:00
										 |  |  | #include "fdc.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "net.h"
 | 
					
						
							|  |  |  | #include "boards.h"
 | 
					
						
							|  |  |  | #include "smbus.h"
 | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  | #include "block.h"
 | 
					
						
							|  |  |  | #include "flash.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "mips.h"
 | 
					
						
							| 
									
										
										
										
											2010-03-27 07:26:16 +00:00
										 |  |  | #include "mips_cpudevs.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "pci.h"
 | 
					
						
							| 
									
										
										
										
											2009-11-11 14:59:56 +02:00
										 |  |  | #include "usb-uhci.h"
 | 
					
						
							|  |  |  | #include "vmware_vga.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "qemu-char.h"
 | 
					
						
							|  |  |  | #include "sysemu.h"
 | 
					
						
							| 
									
										
										
										
											2011-01-21 19:53:45 +09:00
										 |  |  | #include "arch_init.h"
 | 
					
						
							| 
									
										
										
										
											2007-11-17 17:14:51 +00:00
										 |  |  | #include "boards.h"
 | 
					
						
							| 
									
										
										
										
											2008-10-04 07:20:07 +00:00
										 |  |  | #include "qemu-log.h"
 | 
					
						
							| 
									
										
										
										
											2009-05-19 14:52:42 +01:00
										 |  |  | #include "mips-bios.h"
 | 
					
						
							| 
									
										
										
										
											2009-08-20 15:22:20 +02:00
										 |  |  | #include "ide.h"
 | 
					
						
							| 
									
										
										
										
											2009-09-20 14:58:02 +00:00
										 |  |  | #include "loader.h"
 | 
					
						
							|  |  |  | #include "elf.h"
 | 
					
						
							| 
									
										
										
										
											2010-05-14 16:29:17 +09:00
										 |  |  | #include "mc146818rtc.h"
 | 
					
						
							| 
									
										
										
										
											2010-08-24 15:22:24 +00:00
										 |  |  | #include "blockdev.h"
 | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  | #include "exec-memory.h"
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  | //#define DEBUG_BOARD_INIT
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-03-14 21:20:59 +01:00
										 |  |  | #define ENVP_ADDR		0x80002000l
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | #define ENVP_NB_ENTRIES	 	16
 | 
					
						
							|  |  |  | #define ENVP_ENTRY_SIZE	 	256
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-02 04:51:10 +00:00
										 |  |  | #define MAX_IDE_BUS 2
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | typedef struct { | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |     MemoryRegion iomem; | 
					
						
							|  |  |  |     MemoryRegion iomem_lo; /* 0 - 0x900 */ | 
					
						
							|  |  |  |     MemoryRegion iomem_hi; /* 0xa00 - 0x100000 */ | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     uint32_t leds; | 
					
						
							|  |  |  |     uint32_t brk; | 
					
						
							|  |  |  |     uint32_t gpout; | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |     uint32_t i2cin; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     uint32_t i2coe; | 
					
						
							|  |  |  |     uint32_t i2cout; | 
					
						
							|  |  |  |     uint32_t i2csel; | 
					
						
							|  |  |  |     CharDriverState *display; | 
					
						
							|  |  |  |     char display_text[9]; | 
					
						
							| 
									
										
										
										
											2007-03-31 16:54:14 +00:00
										 |  |  |     SerialState *uart; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } MaltaFPGAState; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-02-13 19:54:40 +00:00
										 |  |  | static ISADevice *pit; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  | static struct _loaderparams { | 
					
						
							|  |  |  |     int ram_size; | 
					
						
							|  |  |  |     const char *kernel_filename; | 
					
						
							|  |  |  |     const char *kernel_cmdline; | 
					
						
							|  |  |  |     const char *initrd_filename; | 
					
						
							|  |  |  | } loaderparams; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | /* Malta FPGA */ | 
					
						
							|  |  |  | static void malta_fpga_update_display(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     char leds_text[9]; | 
					
						
							|  |  |  |     int i; | 
					
						
							|  |  |  |     MaltaFPGAState *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-21 23:38:12 +00:00
										 |  |  |     for (i = 7 ; i >= 0 ; i--) { | 
					
						
							|  |  |  |         if (s->leds & (1 << i)) | 
					
						
							|  |  |  |             leds_text[i] = '#'; | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |             leds_text[i] = ' '; | 
					
						
							| 
									
										
										
										
											2007-06-09 15:44:26 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-06-21 23:38:12 +00:00
										 |  |  |     leds_text[8] = '\0'; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-15 11:17:29 -05:00
										 |  |  |     qemu_chr_fe_printf(s->display, "\e[H\n\n|\e[32m%-8.8s\e[00m|\r\n", leds_text); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(s->display, "\n\n\n\n|\e[31m%-8.8s\e[00m|", s->display_text); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * EEPROM 24C01 / 24C02 emulation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Emulation for serial EEPROMs: | 
					
						
							|  |  |  |  * 24C01 - 1024 bit (128 x 8) | 
					
						
							|  |  |  |  * 24C02 - 2048 bit (256 x 8) | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Typical device names include Microchip 24C02SC or SGS Thomson ST24C02. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | //~ #define DEBUG
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #if defined(DEBUG)
 | 
					
						
							| 
									
										
										
										
											2009-05-13 17:53:17 +00:00
										 |  |  | #  define logout(fmt, ...) fprintf(stderr, "MALTA\t%-24s" fmt, __func__, ## __VA_ARGS__)
 | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2009-05-13 17:53:17 +00:00
										 |  |  | #  define logout(fmt, ...) ((void)0)
 | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | struct _eeprom24c0x_t { | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |   uint8_t tick; | 
					
						
							|  |  |  |   uint8_t address; | 
					
						
							|  |  |  |   uint8_t command; | 
					
						
							|  |  |  |   uint8_t ack; | 
					
						
							|  |  |  |   uint8_t scl; | 
					
						
							|  |  |  |   uint8_t sda; | 
					
						
							|  |  |  |   uint8_t data; | 
					
						
							|  |  |  |   //~ uint16_t size;
 | 
					
						
							|  |  |  |   uint8_t contents[256]; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | typedef struct _eeprom24c0x_t eeprom24c0x_t; | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | static eeprom24c0x_t eeprom = { | 
					
						
							| 
									
										
										
										
											2009-09-21 19:50:05 +00:00
										 |  |  |     .contents = { | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |         /* 00000000: */ 0x80,0x08,0x04,0x0D,0x0A,0x01,0x40,0x00, | 
					
						
							|  |  |  |         /* 00000008: */ 0x01,0x75,0x54,0x00,0x82,0x08,0x00,0x01, | 
					
						
							|  |  |  |         /* 00000010: */ 0x8F,0x04,0x02,0x01,0x01,0x00,0x0E,0x00, | 
					
						
							|  |  |  |         /* 00000018: */ 0x00,0x00,0x00,0x14,0x0F,0x14,0x2D,0x40, | 
					
						
							|  |  |  |         /* 00000020: */ 0x15,0x08,0x15,0x08,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000028: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000030: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000038: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x12,0xD0, | 
					
						
							|  |  |  |         /* 00000040: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000048: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000050: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000058: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000060: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000068: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000070: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00, | 
					
						
							|  |  |  |         /* 00000078: */ 0x00,0x00,0x00,0x00,0x00,0x00,0x64,0xF4, | 
					
						
							|  |  |  |     }, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-08-17 20:21:51 +00:00
										 |  |  | static uint8_t eeprom24c0x_read(void) | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     logout("%u: scl = %u, sda = %u, data = 0x%02x\n", | 
					
						
							|  |  |  |         eeprom.tick, eeprom.scl, eeprom.sda, eeprom.data); | 
					
						
							|  |  |  |     return eeprom.sda; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void eeprom24c0x_write(int scl, int sda) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (eeprom.scl && scl && (eeprom.sda != sda)) { | 
					
						
							|  |  |  |         logout("%u: scl = %u->%u, sda = %u->%u i2c %s\n", | 
					
						
							|  |  |  |                 eeprom.tick, eeprom.scl, scl, eeprom.sda, sda, sda ? "stop" : "start"); | 
					
						
							|  |  |  |         if (!sda) { | 
					
						
							|  |  |  |             eeprom.tick = 1; | 
					
						
							|  |  |  |             eeprom.command = 0; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |     } else if (eeprom.tick == 0 && !eeprom.ack) { | 
					
						
							|  |  |  |         /* Waiting for start. */ | 
					
						
							|  |  |  |         logout("%u: scl = %u->%u, sda = %u->%u wait for i2c start\n", | 
					
						
							|  |  |  |                 eeprom.tick, eeprom.scl, scl, eeprom.sda, sda); | 
					
						
							|  |  |  |     } else if (!eeprom.scl && scl) { | 
					
						
							|  |  |  |         logout("%u: scl = %u->%u, sda = %u->%u trigger bit\n", | 
					
						
							|  |  |  |                 eeprom.tick, eeprom.scl, scl, eeprom.sda, sda); | 
					
						
							|  |  |  |         if (eeprom.ack) { | 
					
						
							|  |  |  |             logout("\ti2c ack bit = 0\n"); | 
					
						
							|  |  |  |             sda = 0; | 
					
						
							|  |  |  |             eeprom.ack = 0; | 
					
						
							|  |  |  |         } else if (eeprom.sda == sda) { | 
					
						
							|  |  |  |             uint8_t bit = (sda != 0); | 
					
						
							|  |  |  |             logout("\ti2c bit = %d\n", bit); | 
					
						
							|  |  |  |             if (eeprom.tick < 9) { | 
					
						
							|  |  |  |                 eeprom.command <<= 1; | 
					
						
							|  |  |  |                 eeprom.command += bit; | 
					
						
							|  |  |  |                 eeprom.tick++; | 
					
						
							|  |  |  |                 if (eeprom.tick == 9) { | 
					
						
							|  |  |  |                     logout("\tcommand 0x%04x, %s\n", eeprom.command, bit ? "read" : "write"); | 
					
						
							|  |  |  |                     eeprom.ack = 1; | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  |             } else if (eeprom.tick < 17) { | 
					
						
							|  |  |  |                 if (eeprom.command & 1) { | 
					
						
							|  |  |  |                     sda = ((eeprom.data & 0x80) != 0); | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  |                 eeprom.address <<= 1; | 
					
						
							|  |  |  |                 eeprom.address += bit; | 
					
						
							|  |  |  |                 eeprom.tick++; | 
					
						
							|  |  |  |                 eeprom.data <<= 1; | 
					
						
							|  |  |  |                 if (eeprom.tick == 17) { | 
					
						
							|  |  |  |                     eeprom.data = eeprom.contents[eeprom.address]; | 
					
						
							|  |  |  |                     logout("\taddress 0x%04x, data 0x%02x\n", eeprom.address, eeprom.data); | 
					
						
							|  |  |  |                     eeprom.ack = 1; | 
					
						
							|  |  |  |                     eeprom.tick = 0; | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  |             } else if (eeprom.tick >= 17) { | 
					
						
							|  |  |  |                 sda = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  |             logout("\tsda changed with raising scl\n"); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         logout("%u: scl = %u->%u, sda = %u->%u\n", eeprom.tick, eeprom.scl, scl, eeprom.sda, sda); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     eeprom.scl = scl; | 
					
						
							|  |  |  |     eeprom.sda = sda; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  | static uint64_t malta_fpga_read(void *opaque, target_phys_addr_t addr, | 
					
						
							|  |  |  |                                 unsigned size) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     MaltaFPGAState *s = opaque; | 
					
						
							|  |  |  |     uint32_t val = 0; | 
					
						
							|  |  |  |     uint32_t saddr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     saddr = (addr & 0xfffff); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (saddr) { | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* SWITCH Register */ | 
					
						
							|  |  |  |     case 0x00200: | 
					
						
							|  |  |  |         val = 0x00000000;		/* All switches closed */ | 
					
						
							| 
									
										
										
										
											2009-11-14 13:10:43 +01:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* STATUS Register */ | 
					
						
							|  |  |  |     case 0x00208: | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |         val = 0x00000012; | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |         val = 0x00000010; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* JMPRS Register */ | 
					
						
							|  |  |  |     case 0x00210: | 
					
						
							|  |  |  |         val = 0x00; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* LEDBAR Register */ | 
					
						
							|  |  |  |     case 0x00408: | 
					
						
							|  |  |  |         val = s->leds; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* BRKRES Register */ | 
					
						
							|  |  |  |     case 0x00508: | 
					
						
							|  |  |  |         val = s->brk; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-04 18:29:37 +00:00
										 |  |  |     /* UART Registers are handled directly by the serial device */ | 
					
						
							| 
									
										
										
										
											2007-03-31 16:54:14 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     /* GPOUT Register */ | 
					
						
							|  |  |  |     case 0x00a00: | 
					
						
							|  |  |  |         val = s->gpout; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* XXX: implement a real I2C controller */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* GPINP Register */ | 
					
						
							|  |  |  |     case 0x00a08: | 
					
						
							|  |  |  |         /* IN = OUT until a real I2C control is implemented */ | 
					
						
							|  |  |  |         if (s->i2csel) | 
					
						
							|  |  |  |             val = s->i2cout; | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |             val = 0x00; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2CINP Register */ | 
					
						
							|  |  |  |     case 0x00b00: | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |         val = ((s->i2cin & ~1) | eeprom24c0x_read()); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2COE Register */ | 
					
						
							|  |  |  |     case 0x00b08: | 
					
						
							|  |  |  |         val = s->i2coe; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2COUT Register */ | 
					
						
							|  |  |  |     case 0x00b10: | 
					
						
							|  |  |  |         val = s->i2cout; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2CSEL Register */ | 
					
						
							|  |  |  |     case 0x00b18: | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |         val = s->i2csel; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  | #if 0
 | 
					
						
							| 
									
										
										
										
											2007-02-20 23:37:21 +00:00
										 |  |  |         printf ("malta_fpga_read: Bad register offset 0x" TARGET_FMT_lx "\n", | 
					
						
							| 
									
										
										
										
											2009-11-14 13:10:43 +01:00
										 |  |  |                 addr); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     return val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  | static void malta_fpga_write(void *opaque, target_phys_addr_t addr, | 
					
						
							|  |  |  |                              uint64_t val, unsigned size) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     MaltaFPGAState *s = opaque; | 
					
						
							|  |  |  |     uint32_t saddr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     saddr = (addr & 0xfffff); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (saddr) { | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* SWITCH Register */ | 
					
						
							|  |  |  |     case 0x00200: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* JMPRS Register */ | 
					
						
							|  |  |  |     case 0x00210: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* LEDBAR Register */ | 
					
						
							|  |  |  |     /* XXX: implement a 8-LED array */ | 
					
						
							|  |  |  |     case 0x00408: | 
					
						
							|  |  |  |         s->leds = val & 0xff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* ASCIIWORD Register */ | 
					
						
							|  |  |  |     case 0x00410: | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |         snprintf(s->display_text, 9, "%08X", (uint32_t)val); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         malta_fpga_update_display(s); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* ASCIIPOS0 to ASCIIPOS7 Registers */ | 
					
						
							|  |  |  |     case 0x00418: | 
					
						
							|  |  |  |     case 0x00420: | 
					
						
							|  |  |  |     case 0x00428: | 
					
						
							|  |  |  |     case 0x00430: | 
					
						
							|  |  |  |     case 0x00438: | 
					
						
							|  |  |  |     case 0x00440: | 
					
						
							|  |  |  |     case 0x00448: | 
					
						
							|  |  |  |     case 0x00450: | 
					
						
							|  |  |  |         s->display_text[(saddr - 0x00418) >> 3] = (char) val; | 
					
						
							|  |  |  |         malta_fpga_update_display(s); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* SOFTRES Register */ | 
					
						
							|  |  |  |     case 0x00500: | 
					
						
							|  |  |  |         if (val == 0x42) | 
					
						
							|  |  |  |             qemu_system_reset_request (); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* BRKRES Register */ | 
					
						
							|  |  |  |     case 0x00508: | 
					
						
							|  |  |  |         s->brk = val & 0xff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-04 18:29:37 +00:00
										 |  |  |     /* UART Registers are handled directly by the serial device */ | 
					
						
							| 
									
										
										
										
											2007-03-31 16:54:14 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     /* GPOUT Register */ | 
					
						
							|  |  |  |     case 0x00a00: | 
					
						
							|  |  |  |         s->gpout = val & 0xff; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2COE Register */ | 
					
						
							|  |  |  |     case 0x00b08: | 
					
						
							|  |  |  |         s->i2coe = val & 0x03; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2COUT Register */ | 
					
						
							|  |  |  |     case 0x00b10: | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |         eeprom24c0x_write(val & 0x02, val & 0x01); | 
					
						
							|  |  |  |         s->i2cout = val; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* I2CSEL Register */ | 
					
						
							|  |  |  |     case 0x00b18: | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |         s->i2csel = val & 0x01; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  | #if 0
 | 
					
						
							| 
									
										
										
										
											2007-02-20 23:37:21 +00:00
										 |  |  |         printf ("malta_fpga_write: Bad register offset 0x" TARGET_FMT_lx "\n", | 
					
						
							| 
									
										
										
										
											2009-11-14 13:10:43 +01:00
										 |  |  |                 addr); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  | static const MemoryRegionOps malta_fpga_ops = { | 
					
						
							|  |  |  |     .read = malta_fpga_read, | 
					
						
							|  |  |  |     .write = malta_fpga_write, | 
					
						
							|  |  |  |     .endianness = DEVICE_NATIVE_ENDIAN, | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-18 01:44:38 +00:00
										 |  |  | static void malta_fpga_reset(void *opaque) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     MaltaFPGAState *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->leds   = 0x00; | 
					
						
							|  |  |  |     s->brk    = 0x0a; | 
					
						
							|  |  |  |     s->gpout  = 0x00; | 
					
						
							| 
									
										
										
										
											2007-02-28 20:04:26 +00:00
										 |  |  |     s->i2cin  = 0x3; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     s->i2coe  = 0x0; | 
					
						
							|  |  |  |     s->i2cout = 0x3; | 
					
						
							|  |  |  |     s->i2csel = 0x1; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->display_text[8] = '\0'; | 
					
						
							|  |  |  |     snprintf(s->display_text, 9, "        "); | 
					
						
							| 
									
										
										
										
											2009-01-18 14:08:04 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void malta_fpga_led_init(CharDriverState *chr) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-08-15 11:17:29 -05:00
										 |  |  |     qemu_chr_fe_printf(chr, "\e[HMalta LEDBAR\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "+--------+\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "+        +\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "+--------+\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "Malta ASCII\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "+--------+\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "+        +\r\n"); | 
					
						
							|  |  |  |     qemu_chr_fe_printf(chr, "+--------+\r\n"); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  | static MaltaFPGAState *malta_fpga_init(MemoryRegion *address_space, | 
					
						
							|  |  |  |          target_phys_addr_t base, qemu_irq uart_irq, CharDriverState *uart_chr) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     MaltaFPGAState *s; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |     s = (MaltaFPGAState *)g_malloc0(sizeof(MaltaFPGAState)); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |     memory_region_init_io(&s->iomem, &malta_fpga_ops, s, | 
					
						
							|  |  |  |                           "malta-fpga", 0x100000); | 
					
						
							|  |  |  |     memory_region_init_alias(&s->iomem_lo, "malta-fpga", | 
					
						
							|  |  |  |                              &s->iomem, 0, 0x900); | 
					
						
							|  |  |  |     memory_region_init_alias(&s->iomem_hi, "malta-fpga", | 
					
						
							|  |  |  |                              &s->iomem, 0xa00, 0x10000-0xa00); | 
					
						
							| 
									
										
										
										
											2007-03-31 16:54:14 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |     memory_region_add_subregion(address_space, base, &s->iomem_lo); | 
					
						
							|  |  |  |     memory_region_add_subregion(address_space, base + 0xa00, &s->iomem_hi); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-15 11:17:36 -05:00
										 |  |  |     s->display = qemu_chr_new("fpga", "vc:320x200", malta_fpga_led_init); | 
					
						
							| 
									
										
										
										
											2009-01-18 14:08:04 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-11 16:07:16 -07:00
										 |  |  |     s->uart = serial_mm_init(address_space, base + 0x900, 3, uart_irq, | 
					
						
							|  |  |  |                              230400, uart_chr, DEVICE_NATIVE_ENDIAN); | 
					
						
							| 
									
										
										
										
											2007-03-31 16:54:14 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     malta_fpga_reset(s); | 
					
						
							| 
									
										
										
										
											2009-06-27 09:25:07 +02:00
										 |  |  |     qemu_register_reset(malta_fpga_reset, s); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return s; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Network support */ | 
					
						
							| 
									
										
										
										
											2009-06-18 15:14:08 +02:00
										 |  |  | static void network_init(void) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     for(i = 0; i < nb_nics; i++) { | 
					
						
							| 
									
										
										
										
											2009-01-13 19:47:10 +00:00
										 |  |  |         NICInfo *nd = &nd_table[i]; | 
					
						
							| 
									
										
										
										
											2009-06-18 15:14:08 +02:00
										 |  |  |         const char *default_devaddr = NULL; | 
					
						
							| 
									
										
										
										
											2009-01-13 19:47:10 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         if (i == 0 && (!nd->model || strcmp(nd->model, "pcnet") == 0)) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |             /* The malta board has a PCNet card using PCI SLOT 11 */ | 
					
						
							| 
									
										
										
										
											2009-06-18 15:14:08 +02:00
										 |  |  |             default_devaddr = "0b"; | 
					
						
							| 
									
										
										
										
											2009-01-13 19:47:10 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-25 03:53:51 +02:00
										 |  |  |         pci_nic_init_nofail(nd, "pcnet", default_devaddr); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* ROM and pseudo bootloader
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |    The following code implements a very very simple bootloader. It first | 
					
						
							|  |  |  |    loads the registers a0 to a3 to the values expected by the OS, and | 
					
						
							|  |  |  |    then jump at the kernel address. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |    The bootloader should pass the locations of the kernel arguments and | 
					
						
							|  |  |  |    environment variables tables. Those tables contain the 32-bit address | 
					
						
							|  |  |  |    of NULL terminated strings. The environment variables table should be | 
					
						
							|  |  |  |    terminated by a NULL address. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |    For a simpler implementation, the number of kernel arguments is fixed | 
					
						
							|  |  |  |    to two (the name of the kernel and the command line), and the two | 
					
						
							|  |  |  |    tables are actually the same one. | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |    The registers a0 to a3 should contain the following values: | 
					
						
							|  |  |  |      a0 - number of kernel arguments | 
					
						
							|  |  |  |      a1 - 32-bit address of the kernel arguments table | 
					
						
							|  |  |  |      a2 - 32-bit address of the environment variables table | 
					
						
							|  |  |  |      a3 - RAM size in bytes | 
					
						
							|  |  |  | */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-04-10 03:36:49 +00:00
										 |  |  | static void write_bootloader (CPUState *env, uint8_t *base, | 
					
						
							|  |  |  |                               int64_t kernel_entry) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     uint32_t *p; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Small bootloader */ | 
					
						
							| 
									
										
										
										
											2009-04-10 03:36:49 +00:00
										 |  |  |     p = (uint32_t *)base; | 
					
						
							| 
									
										
										
										
											2007-05-04 14:34:34 +00:00
										 |  |  |     stl_raw(p++, 0x0bf00160);                                      /* j 0x1fc00580 */ | 
					
						
							| 
									
										
										
										
											2007-01-31 11:48:27 +00:00
										 |  |  |     stl_raw(p++, 0x00000000);                                      /* nop */ | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-05-04 14:34:34 +00:00
										 |  |  |     /* YAMON service vector */ | 
					
						
							| 
									
										
										
										
											2009-04-10 03:36:49 +00:00
										 |  |  |     stl_raw(base + 0x500, 0xbfc00580);      /* start: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x504, 0xbfc0083c);      /* print_count: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x520, 0xbfc00580);      /* start: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x52c, 0xbfc00800);      /* flush_cache: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x534, 0xbfc00808);      /* print: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x538, 0xbfc00800);      /* reg_cpu_isr: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x53c, 0xbfc00800);      /* unred_cpu_isr: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x540, 0xbfc00800);      /* reg_ic_isr: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x544, 0xbfc00800);      /* unred_ic_isr: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x548, 0xbfc00800);      /* reg_esr: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x54c, 0xbfc00800);      /* unreg_esr: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x550, 0xbfc00800);      /* getchar: */ | 
					
						
							|  |  |  |     stl_raw(base + 0x554, 0xbfc00800);      /* syscon_read: */ | 
					
						
							| 
									
										
										
										
											2007-05-04 14:34:34 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     /* Second part of the bootloader */ | 
					
						
							| 
									
										
										
										
											2009-04-10 03:36:49 +00:00
										 |  |  |     p = (uint32_t *) (base + 0x580); | 
					
						
							| 
									
										
										
										
											2007-04-24 22:57:37 +00:00
										 |  |  |     stl_raw(p++, 0x24040002);                                      /* addiu a0, zero, 2 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c1d0000 | (((ENVP_ADDR - 64) >> 16) & 0xffff)); /* lui sp, high(ENVP_ADDR) */ | 
					
						
							| 
									
										
										
										
											2007-05-30 21:30:06 +00:00
										 |  |  |     stl_raw(p++, 0x37bd0000 | ((ENVP_ADDR - 64) & 0xffff));        /* ori sp, sp, low(ENVP_ADDR) */ | 
					
						
							| 
									
										
										
										
											2007-01-31 11:48:27 +00:00
										 |  |  |     stl_raw(p++, 0x3c050000 | ((ENVP_ADDR >> 16) & 0xffff));       /* lui a1, high(ENVP_ADDR) */ | 
					
						
							| 
									
										
										
										
											2007-05-30 21:30:06 +00:00
										 |  |  |     stl_raw(p++, 0x34a50000 | (ENVP_ADDR & 0xffff));               /* ori a1, a1, low(ENVP_ADDR) */ | 
					
						
							| 
									
										
										
										
											2007-01-31 11:48:27 +00:00
										 |  |  |     stl_raw(p++, 0x3c060000 | (((ENVP_ADDR + 8) >> 16) & 0xffff)); /* lui a2, high(ENVP_ADDR + 8) */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x34c60000 | ((ENVP_ADDR + 8) & 0xffff));         /* ori a2, a2, low(ENVP_ADDR + 8) */ | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |     stl_raw(p++, 0x3c070000 | (loaderparams.ram_size >> 16));     /* lui a3, high(ram_size) */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x34e70000 | (loaderparams.ram_size & 0xffff));  /* ori a3, a3, low(ram_size) */ | 
					
						
							| 
									
										
										
										
											2007-04-19 15:38:26 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Load BAR registers as done by YAMON */ | 
					
						
							| 
									
										
										
										
											2007-07-11 16:44:32 +00:00
										 |  |  |     stl_raw(p++, 0x3c09b400);                                      /* lui t1, 0xb400 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c08df00);                                      /* lui t0, 0xdf00 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x340800df);                                      /* ori t0, r0, 0x00df */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280068);                                      /* sw t0, 0x0068(t1) */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-04-19 15:38:26 +00:00
										 |  |  |     stl_raw(p++, 0x3c09bbe0);                                      /* lui t1, 0xbbe0 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c08c000);                                      /* lui t0, 0xc000 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x340800c0);                                      /* ori t0, r0, 0x00c0 */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280048);                                      /* sw t0, 0x0048(t1) */ | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c084000);                                      /* lui t0, 0x4000 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x34080040);                                      /* ori t0, r0, 0x0040 */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280050);                                      /* sw t0, 0x0050(t1) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c088000);                                      /* lui t0, 0x8000 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x34080080);                                      /* ori t0, r0, 0x0080 */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280058);                                      /* sw t0, 0x0058(t1) */ | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c083f00);                                      /* lui t0, 0x3f00 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3408003f);                                      /* ori t0, r0, 0x003f */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280060);                                      /* sw t0, 0x0060(t1) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c08c100);                                      /* lui t0, 0xc100 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x340800c1);                                      /* ori t0, r0, 0x00c1 */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280080);                                      /* sw t0, 0x0080(t1) */ | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c085e00);                                      /* lui t0, 0x5e00 */ | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     stl_raw(p++, 0x3408005e);                                      /* ori t0, r0, 0x005e */ | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     stl_raw(p++, 0xad280088);                                      /* sw t0, 0x0088(t1) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Jump to kernel code */ | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |     stl_raw(p++, 0x3c1f0000 | ((kernel_entry >> 16) & 0xffff));    /* lui ra, high(kernel_entry) */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x37ff0000 | (kernel_entry & 0xffff));            /* ori ra, ra, low(kernel_entry) */ | 
					
						
							| 
									
										
										
										
											2007-01-31 11:48:27 +00:00
										 |  |  |     stl_raw(p++, 0x03e00008);                                      /* jr ra */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                      /* nop */ | 
					
						
							| 
									
										
										
										
											2007-05-04 14:34:34 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* YAMON subroutines */ | 
					
						
							| 
									
										
										
										
											2009-04-10 03:36:49 +00:00
										 |  |  |     p = (uint32_t *) (base + 0x800); | 
					
						
							| 
									
										
										
										
											2007-05-04 14:34:34 +00:00
										 |  |  |     stl_raw(p++, 0x03e00008);                                     /* jr ra */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x24020000);                                     /* li v0,0 */ | 
					
						
							|  |  |  |    /* 808 YAMON print */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x03e06821);                                     /* move t5,ra */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00805821);                                     /* move t3,a0 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x10800005);                                     /* beqz a0,834 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x08000205);                                     /* j 814 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x01a00008);                                     /* jr t5 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x01602021);                                     /* move a0,t3 */ | 
					
						
							|  |  |  |     /* 0x83c YAMON print_count */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x03e06821);                                     /* move t5,ra */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00805821);                                     /* move t3,a0 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00a05021);                                     /* move t2,a1 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00c06021);                                     /* move t4,a2 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x91440000);                                     /* lbu a0,0(t2) */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x0ff0021c);                                     /* jal 870 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x254a0001);                                     /* addiu t2,t2,1 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x258cffff);                                     /* addiu t4,t4,-1 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x1580fffa);                                     /* bnez t4,84c */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x01a00008);                                     /* jr t5 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x01602021);                                     /* move a0,t3 */ | 
					
						
							|  |  |  |     /* 0x870 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x3c08b800);                                     /* lui t0,0xb400 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x350803f8);                                     /* ori t0,t0,0x3f8 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x91090005);                                     /* lbu t1,5(t0) */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x31290040);                                     /* andi t1,t1,0x40 */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x1120fffc);                                     /* beqz t1,878 <outch+0x8> */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x00000000);                                     /* nop */ | 
					
						
							|  |  |  |     stl_raw(p++, 0x03e00008);                                     /* jr ra */ | 
					
						
							|  |  |  |     stl_raw(p++, 0xa1040000);                                     /* sb a0,0(t0) */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-23 21:28:05 +02:00
										 |  |  | static void GCC_FMT_ATTR(3, 4) prom_set(uint32_t* prom_buf, int index, | 
					
						
							|  |  |  |                                         const char *string, ...) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     va_list ap; | 
					
						
							| 
									
										
										
										
											2007-01-31 11:48:27 +00:00
										 |  |  |     int32_t table_addr; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (index >= ENVP_NB_ENTRIES) | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (string == NULL) { | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |         prom_buf[index] = 0; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     table_addr = sizeof(int32_t) * ENVP_NB_ENTRIES + index * ENVP_ENTRY_SIZE; | 
					
						
							|  |  |  |     prom_buf[index] = tswap32(ENVP_ADDR + table_addr); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     va_start(ap, string); | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     vsnprintf((char *)prom_buf + table_addr, ENVP_ENTRY_SIZE, string, ap); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     va_end(ap); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Kernel */ | 
					
						
							| 
									
										
										
										
											2009-11-14 01:04:29 +01:00
										 |  |  | static int64_t load_kernel (void) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-03-14 21:20:59 +01:00
										 |  |  |     int64_t kernel_entry, kernel_high; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     long initrd_size; | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  |     ram_addr_t initrd_offset; | 
					
						
							| 
									
										
										
										
											2009-09-20 14:58:02 +00:00
										 |  |  |     int big_endian; | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     uint32_t *prom_buf; | 
					
						
							|  |  |  |     long prom_size; | 
					
						
							|  |  |  |     int prom_index = 0; | 
					
						
							| 
									
										
										
										
											2009-09-20 14:58:02 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     big_endian = 1; | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     big_endian = 0; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-03-14 21:20:59 +01:00
										 |  |  |     if (load_elf(loaderparams.kernel_filename, cpu_mips_kseg0_to_phys, NULL, | 
					
						
							|  |  |  |                  (uint64_t *)&kernel_entry, NULL, (uint64_t *)&kernel_high, | 
					
						
							|  |  |  |                  big_endian, ELF_MACHINE, 1) < 0) { | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         fprintf(stderr, "qemu: could not load kernel '%s'\n", | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |                 loaderparams.kernel_filename); | 
					
						
							| 
									
										
										
										
											2007-06-06 16:54:26 +00:00
										 |  |  |         exit(1); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* load initrd */ | 
					
						
							|  |  |  |     initrd_size = 0; | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |     initrd_offset = 0; | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |     if (loaderparams.initrd_filename) { | 
					
						
							|  |  |  |         initrd_size = get_image_size (loaderparams.initrd_filename); | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |         if (initrd_size > 0) { | 
					
						
							|  |  |  |             initrd_offset = (kernel_high + ~TARGET_PAGE_MASK) & TARGET_PAGE_MASK; | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |             if (initrd_offset + initrd_size > ram_size) { | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |                 fprintf(stderr, | 
					
						
							|  |  |  |                         "qemu: memory too small for initial ram disk '%s'\n", | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |                         loaderparams.initrd_filename); | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |                 exit(1); | 
					
						
							|  |  |  |             } | 
					
						
							| 
									
										
										
										
											2009-04-09 20:05:49 +00:00
										 |  |  |             initrd_size = load_image_targphys(loaderparams.initrd_filename, | 
					
						
							|  |  |  |                                               initrd_offset, | 
					
						
							|  |  |  |                                               ram_size - initrd_offset); | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |         if (initrd_size == (target_ulong) -1) { | 
					
						
							|  |  |  |             fprintf(stderr, "qemu: could not load initial ram disk '%s'\n", | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |                     loaderparams.initrd_filename); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |             exit(1); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     /* Setup prom parameters. */ | 
					
						
							|  |  |  |     prom_size = ENVP_NB_ENTRIES * (sizeof(int32_t) + ENVP_ENTRY_SIZE); | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |     prom_buf = g_malloc(prom_size); | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-09-20 22:18:01 +02:00
										 |  |  |     prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_filename); | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     if (initrd_size > 0) { | 
					
						
							| 
									
										
										
										
											2010-03-14 21:20:59 +01:00
										 |  |  |         prom_set(prom_buf, prom_index++, "rd_start=0x%" PRIx64 " rd_size=%li %s", | 
					
						
							|  |  |  |                  cpu_mips_phys_to_kseg0(NULL, initrd_offset), initrd_size, | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |                  loaderparams.kernel_cmdline); | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2010-09-20 22:18:01 +02:00
										 |  |  |         prom_set(prom_buf, prom_index++, "%s", loaderparams.kernel_cmdline); | 
					
						
							| 
									
										
										
										
											2009-11-14 13:04:29 +01:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     prom_set(prom_buf, prom_index++, "memsize"); | 
					
						
							|  |  |  |     prom_set(prom_buf, prom_index++, "%i", loaderparams.ram_size); | 
					
						
							|  |  |  |     prom_set(prom_buf, prom_index++, "modetty0"); | 
					
						
							|  |  |  |     prom_set(prom_buf, prom_index++, "38400n8r"); | 
					
						
							|  |  |  |     prom_set(prom_buf, prom_index++, NULL); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     rom_add_blob_fixed("prom", prom_buf, prom_size, | 
					
						
							| 
									
										
										
										
											2010-03-14 21:20:59 +01:00
										 |  |  |                        cpu_mips_kseg0_to_phys(NULL, ENVP_ADDR)); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |     return kernel_entry; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-29 23:07:41 +02:00
										 |  |  | static void malta_mips_config(CPUState *env) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     env->mvp->CP0_MVPConf0 |= ((smp_cpus - 1) << CP0MVPC0_PVPE) | | 
					
						
							|  |  |  |                          ((smp_cpus * env->nr_threads - 1) << CP0MVPC0_PTC); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | static void main_cpu_reset(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     CPUState *env = opaque; | 
					
						
							|  |  |  |     cpu_reset(env); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-01-30 21:27:54 +01:00
										 |  |  |     /* The bootloader does not need to be rewritten as it is located in a
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |        read only location. The kernel location and the arguments table | 
					
						
							|  |  |  |        location does not change. */ | 
					
						
							| 
									
										
										
										
											2007-11-09 17:52:11 +00:00
										 |  |  |     if (loaderparams.kernel_filename) { | 
					
						
							| 
									
										
										
										
											2007-04-05 23:12:54 +00:00
										 |  |  |         env->CP0_Status &= ~((1 << CP0St_BEV) | (1 << CP0St_ERL)); | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2011-08-29 23:07:41 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |     malta_mips_config(env); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-22 08:00:52 +00:00
										 |  |  | static void cpu_request_exit(void *opaque, int irq, int level) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     CPUState *env = cpu_single_env; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (env && level) { | 
					
						
							|  |  |  |         cpu_exit(env); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-02-18 00:10:59 +00:00
										 |  |  | static | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | void mips_malta_init (ram_addr_t ram_size, | 
					
						
							| 
									
										
										
										
											2009-01-16 19:04:14 +00:00
										 |  |  |                       const char *boot_device, | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |                       const char *kernel_filename, const char *kernel_cmdline, | 
					
						
							| 
									
										
										
										
											2007-03-05 19:44:02 +00:00
										 |  |  |                       const char *initrd_filename, const char *cpu_model) | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-05-30 00:52:44 +01:00
										 |  |  |     char *filename; | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |     pflash_t *fl; | 
					
						
							|  |  |  |     MemoryRegion *system_memory = get_system_memory(); | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |     MemoryRegion *ram = g_new(MemoryRegion, 1); | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |     MemoryRegion *bios, *bios_alias = g_new(MemoryRegion, 1); | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |     target_long bios_size; | 
					
						
							| 
									
										
										
										
											2007-04-01 17:56:37 +00:00
										 |  |  |     int64_t kernel_entry; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     PCIBus *pci_bus; | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     ISABus *isa_bus; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     CPUState *env; | 
					
						
							| 
									
										
										
										
											2011-09-12 13:00:05 +03:00
										 |  |  |     qemu_irq *i8259 = NULL, *isa_irq; | 
					
						
							| 
									
										
										
										
											2010-05-22 08:00:52 +00:00
										 |  |  |     qemu_irq *cpu_exit_irq; | 
					
						
							| 
									
										
										
										
											2007-05-28 21:01:02 +00:00
										 |  |  |     int piix4_devfn; | 
					
						
							|  |  |  |     i2c_bus *smbus; | 
					
						
							|  |  |  |     int i; | 
					
						
							| 
									
										
										
										
											2009-07-22 16:42:57 +02:00
										 |  |  |     DriveInfo *dinfo; | 
					
						
							| 
									
										
										
										
											2009-08-28 15:47:03 +02:00
										 |  |  |     DriveInfo *hd[MAX_IDE_BUS * MAX_IDE_DEVS]; | 
					
						
							| 
									
										
										
										
											2009-09-22 13:53:18 +02:00
										 |  |  |     DriveInfo *fd[MAX_FD]; | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |     int fl_idx = 0; | 
					
						
							|  |  |  |     int fl_sectors = 0; | 
					
						
							| 
									
										
										
										
											2011-08-25 14:39:18 -05:00
										 |  |  |     int be; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-15 01:17:57 +02:00
										 |  |  |     /* Make sure the first 3 serial ports are associated with a device. */ | 
					
						
							|  |  |  |     for(i = 0; i < 3; i++) { | 
					
						
							|  |  |  |         if (!serial_hds[i]) { | 
					
						
							|  |  |  |             char label[32]; | 
					
						
							|  |  |  |             snprintf(label, sizeof(label), "serial%d", i); | 
					
						
							| 
									
										
										
										
											2011-08-15 11:17:36 -05:00
										 |  |  |             serial_hds[i] = qemu_chr_new(label, "null", NULL); | 
					
						
							| 
									
										
										
										
											2009-09-15 01:17:57 +02:00
										 |  |  |         } | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-18 00:30:29 +00:00
										 |  |  |     /* init CPUs */ | 
					
						
							|  |  |  |     if (cpu_model == NULL) { | 
					
						
							| 
									
										
										
										
											2007-04-01 12:36:18 +00:00
										 |  |  | #ifdef TARGET_MIPS64
 | 
					
						
							| 
									
										
										
										
											2007-06-01 14:58:56 +00:00
										 |  |  |         cpu_model = "20Kc"; | 
					
						
							| 
									
										
										
										
											2007-03-18 00:30:29 +00:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2007-04-28 21:07:41 +00:00
										 |  |  |         cpu_model = "24Kf"; | 
					
						
							| 
									
										
										
										
											2007-03-18 00:30:29 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2011-08-29 23:07:41 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |     for (i = 0; i < smp_cpus; i++) { | 
					
						
							|  |  |  |         env = cpu_init(cpu_model); | 
					
						
							|  |  |  |         if (!env) { | 
					
						
							|  |  |  |             fprintf(stderr, "Unable to find CPU definition\n"); | 
					
						
							|  |  |  |             exit(1); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         /* Init internal devices */ | 
					
						
							|  |  |  |         cpu_mips_irq_init_cpu(env); | 
					
						
							|  |  |  |         cpu_mips_clock_init(env); | 
					
						
							|  |  |  |         qemu_register_reset(main_cpu_reset, env); | 
					
						
							| 
									
										
										
										
											2007-11-10 15:15:54 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2011-08-29 23:07:41 +02:00
										 |  |  |     env = first_cpu; | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* allocate RAM */ | 
					
						
							| 
									
										
										
										
											2009-01-24 15:07:25 +00:00
										 |  |  |     if (ram_size > (256 << 20)) { | 
					
						
							|  |  |  |         fprintf(stderr, | 
					
						
							|  |  |  |                 "qemu: Too much memory for this machine: %d MB, maximum 256 MB\n", | 
					
						
							|  |  |  |                 ((unsigned int)ram_size / (1 << 20))); | 
					
						
							|  |  |  |         exit(1); | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |     memory_region_init_ram(ram, NULL, "mips_malta.ram", ram_size); | 
					
						
							|  |  |  |     memory_region_add_subregion(system_memory, 0, ram); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-25 14:39:18 -05:00
										 |  |  | #ifdef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |     be = 1; | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     be = 0; | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2007-06-06 17:19:24 +00:00
										 |  |  |     /* FPGA */ | 
					
						
							| 
									
										
										
										
											2011-08-08 22:14:25 +03:00
										 |  |  |     malta_fpga_init(system_memory, 0x1f000000LL, env->irq[2], serial_hds[2]); | 
					
						
							| 
									
										
										
										
											2007-06-06 17:19:24 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |     /* Load firmware in flash / BIOS unless we boot directly into a kernel. */ | 
					
						
							|  |  |  |     if (kernel_filename) { | 
					
						
							|  |  |  |         /* Write a small bootloader to the flash location. */ | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |         bios = g_new(MemoryRegion, 1); | 
					
						
							|  |  |  |         memory_region_init_ram(bios, NULL, "mips_malta.bios", BIOS_SIZE); | 
					
						
							|  |  |  |         memory_region_set_readonly(bios, true); | 
					
						
							|  |  |  |         memory_region_init_alias(bios_alias, "bios.1fc", bios, 0, BIOS_SIZE); | 
					
						
							|  |  |  |         /* Map the bios at two physical locations, as on the real board. */ | 
					
						
							|  |  |  |         memory_region_add_subregion(system_memory, 0x1e000000LL, bios); | 
					
						
							|  |  |  |         memory_region_add_subregion(system_memory, 0x1fc00000LL, bios_alias); | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |         loaderparams.ram_size = ram_size; | 
					
						
							|  |  |  |         loaderparams.kernel_filename = kernel_filename; | 
					
						
							|  |  |  |         loaderparams.kernel_cmdline = kernel_cmdline; | 
					
						
							|  |  |  |         loaderparams.initrd_filename = initrd_filename; | 
					
						
							| 
									
										
										
										
											2009-11-14 01:04:29 +01:00
										 |  |  |         kernel_entry = load_kernel(); | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |         write_bootloader(env, memory_region_get_ram_ptr(bios), kernel_entry); | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2009-07-22 16:42:57 +02:00
										 |  |  |         dinfo = drive_get(IF_PFLASH, 0, fl_idx); | 
					
						
							|  |  |  |         if (dinfo) { | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |             /* Load firmware from flash. */ | 
					
						
							|  |  |  |             bios_size = 0x400000; | 
					
						
							|  |  |  |             fl_sectors = bios_size >> 16; | 
					
						
							|  |  |  | #ifdef DEBUG_BOARD_INIT
 | 
					
						
							|  |  |  |             printf("Register parallel flash %d size " TARGET_FMT_lx " at " | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |                    "addr %08llx '%s' %x\n", | 
					
						
							|  |  |  |                    fl_idx, bios_size, 0x1e000000LL, | 
					
						
							| 
									
										
										
										
											2009-07-22 16:42:57 +02:00
										 |  |  |                    bdrv_get_device_name(dinfo->bdrv), fl_sectors); | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |             fl = pflash_cfi01_register(0x1e000000LL, | 
					
						
							|  |  |  |                                        NULL, "mips_malta.bios", BIOS_SIZE, | 
					
						
							|  |  |  |                                        dinfo->bdrv, 65536, fl_sectors, | 
					
						
							|  |  |  |                                        4, 0x0000, 0x0000, 0x0000, 0x0000, be); | 
					
						
							|  |  |  |             bios = pflash_cfi01_get_memory(fl); | 
					
						
							|  |  |  |             /* Map the bios at two physical locations, as on the real board. */ | 
					
						
							|  |  |  |             memory_region_init_alias(bios_alias, "bios.1fc", | 
					
						
							|  |  |  |                                      bios, 0, BIOS_SIZE); | 
					
						
							|  |  |  |             memory_region_add_subregion(system_memory, 0x1fc00000LL, | 
					
						
							|  |  |  |                                         bios_alias); | 
					
						
							|  |  |  |            fl_idx++; | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |             bios = g_new(MemoryRegion, 1); | 
					
						
							|  |  |  |             memory_region_init_ram(bios, NULL, "mips_malta.bios", BIOS_SIZE); | 
					
						
							|  |  |  |             memory_region_set_readonly(bios, true); | 
					
						
							|  |  |  |             memory_region_init_alias(bios_alias, "bios.1fc", | 
					
						
							|  |  |  |                                      bios, 0, BIOS_SIZE); | 
					
						
							|  |  |  |             /* Map the bios at two physical locations, as on the real board. */ | 
					
						
							|  |  |  |             memory_region_add_subregion(system_memory, 0x1e000000LL, bios); | 
					
						
							|  |  |  |             memory_region_add_subregion(system_memory, 0x1fc00000LL, | 
					
						
							|  |  |  |                                         bios_alias); | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |             /* Load a BIOS image. */ | 
					
						
							|  |  |  |             if (bios_name == NULL) | 
					
						
							|  |  |  |                 bios_name = BIOS_FILENAME; | 
					
						
							| 
									
										
										
										
											2009-05-30 00:52:44 +01:00
										 |  |  |             filename = qemu_find_file(QEMU_FILE_TYPE_BIOS, bios_name); | 
					
						
							|  |  |  |             if (filename) { | 
					
						
							|  |  |  |                 bios_size = load_image_targphys(filename, 0x1fc00000LL, | 
					
						
							|  |  |  |                                                 BIOS_SIZE); | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |                 g_free(filename); | 
					
						
							| 
									
										
										
										
											2009-05-30 00:52:44 +01:00
										 |  |  |             } else { | 
					
						
							|  |  |  |                 bios_size = -1; | 
					
						
							|  |  |  |             } | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |             if ((bios_size < 0 || bios_size > BIOS_SIZE) && !kernel_filename) { | 
					
						
							|  |  |  |                 fprintf(stderr, | 
					
						
							|  |  |  |                         "qemu: Could not load MIPS bios '%s', and no -kernel argument was specified\n", | 
					
						
							| 
									
										
										
										
											2009-05-30 00:52:44 +01:00
										 |  |  |                         bios_name); | 
					
						
							| 
									
										
										
										
											2008-01-04 19:11:32 +00:00
										 |  |  |                 exit(1); | 
					
						
							|  |  |  |             } | 
					
						
							| 
									
										
										
										
											2007-06-06 17:19:24 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2007-06-07 12:17:52 +00:00
										 |  |  |         /* In little endian mode the 32bit words in the bios are swapped,
 | 
					
						
							|  |  |  |            a neat trick which allows bi-endian firmware. */ | 
					
						
							|  |  |  | #ifndef TARGET_WORDS_BIGENDIAN
 | 
					
						
							|  |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |             uint32_t *addr = memory_region_get_ram_ptr(bios); | 
					
						
							| 
									
										
										
										
											2009-04-10 03:36:49 +00:00
										 |  |  |             uint32_t *end = addr + bios_size; | 
					
						
							|  |  |  |             while (addr < end) { | 
					
						
							|  |  |  |                 bswap32s(addr); | 
					
						
							| 
									
										
										
										
											2011-11-13 19:42:42 +08:00
										 |  |  |                 addr++; | 
					
						
							| 
									
										
										
										
											2007-06-07 12:17:52 +00:00
										 |  |  |             } | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2007-06-06 17:19:24 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     /* Board ID = 0x420 (Malta Board with CoreLV)
 | 
					
						
							|  |  |  |        XXX: theoretically 0x1e000010 should map to flash and 0x1fc00010 should | 
					
						
							|  |  |  |        map to the board ID. */ | 
					
						
							| 
									
										
										
										
											2011-08-04 15:55:30 +03:00
										 |  |  |     stl_p(memory_region_get_ram_ptr(bios) + 0x10, 0x00000420); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Init internal devices */ | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  |     cpu_mips_irq_init_cpu(env); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  |     cpu_mips_clock_init(env); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-12 13:00:05 +03:00
										 |  |  |     /*
 | 
					
						
							|  |  |  |      * We have a circular dependency problem: pci_bus depends on isa_irq, | 
					
						
							|  |  |  |      * isa_irq is provided by i8259, i8259 depends on ISA, ISA depends | 
					
						
							|  |  |  |      * on piix4, and piix4 depends on pci_bus.  To stop the cycle we have | 
					
						
							|  |  |  |      * qemu_irq_proxy() adds an extra bit of indirection, allowing us | 
					
						
							|  |  |  |      * to resolve the isa_irq -> i8259 dependency after i8259 is initialized. | 
					
						
							|  |  |  |      */ | 
					
						
							|  |  |  |     isa_irq = qemu_irq_proxy(&i8259, 16); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Northbridge */ | 
					
						
							| 
									
										
										
										
											2011-09-12 13:00:05 +03:00
										 |  |  |     pci_bus = gt64120_register(isa_irq); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Southbridge */ | 
					
						
							| 
									
										
										
										
											2011-04-03 20:32:46 +09:00
										 |  |  |     ide_drive_get(hd, MAX_IDE_BUS); | 
					
						
							| 
									
										
										
										
											2007-12-02 04:51:10 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:58 +01:00
										 |  |  |     piix4_devfn = piix4_init(pci_bus, &isa_bus, 80); | 
					
						
							| 
									
										
										
										
											2011-09-12 13:00:05 +03:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Interrupt controller */ | 
					
						
							|  |  |  |     /* The 8259 is attached to the MIPS CPU INT0 pin, ie interrupt 2 */ | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     i8259 = i8259_init(isa_bus, env->irq[2]); | 
					
						
							| 
									
										
										
										
											2011-09-12 13:00:05 +03:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     isa_bus_irqs(isa_bus, i8259); | 
					
						
							| 
									
										
										
										
											2009-08-28 19:37:00 +02:00
										 |  |  |     pci_piix4_ide_init(pci_bus, hd, piix4_devfn + 1); | 
					
						
							| 
									
										
										
										
											2007-06-06 16:26:14 +00:00
										 |  |  |     usb_uhci_piix4_init(pci_bus, piix4_devfn + 2); | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     smbus = piix4_pm_init(pci_bus, piix4_devfn + 3, 0x1100, | 
					
						
							|  |  |  |                           isa_get_irq(NULL, 9), NULL, NULL, 0); | 
					
						
							| 
									
										
										
										
											2011-04-05 11:07:06 +09:00
										 |  |  |     /* TODO: Populate SPD eeprom data.  */ | 
					
						
							|  |  |  |     smbus_eeprom_init(smbus, 8, NULL, 0); | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     pit = pit_init(isa_bus, 0x40, 0); | 
					
						
							| 
									
										
										
										
											2010-05-22 08:00:52 +00:00
										 |  |  |     cpu_exit_irq = qemu_allocate_irqs(cpu_request_exit, NULL, 1); | 
					
						
							|  |  |  |     DMA_init(0, cpu_exit_irq); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Super I/O */ | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     isa_create_simple(isa_bus, "i8042"); | 
					
						
							| 
									
										
										
										
											2010-10-13 18:41:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     rtc_init(isa_bus, 2000, NULL); | 
					
						
							|  |  |  |     serial_isa_init(isa_bus, 0, serial_hds[0]); | 
					
						
							|  |  |  |     serial_isa_init(isa_bus, 1, serial_hds[1]); | 
					
						
							| 
									
										
										
										
											2007-02-21 22:43:42 +00:00
										 |  |  |     if (parallel_hds[0]) | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |         parallel_init(isa_bus, 0, parallel_hds[0]); | 
					
						
							| 
									
										
										
										
											2007-12-02 04:51:10 +00:00
										 |  |  |     for(i = 0; i < MAX_FD; i++) { | 
					
						
							| 
									
										
										
										
											2009-09-22 13:53:18 +02:00
										 |  |  |         fd[i] = drive_get(IF_FLOPPY, 0, i); | 
					
						
							| 
									
										
										
										
											2007-12-02 04:51:10 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2011-12-15 22:09:51 +01:00
										 |  |  |     fdctrl_init_isa(isa_bus, fd); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Sound card */ | 
					
						
							| 
									
										
										
										
											2011-12-15 22:10:01 +01:00
										 |  |  |     audio_init(isa_bus, pci_bus); | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Network card */ | 
					
						
							| 
									
										
										
										
											2009-06-18 15:14:08 +02:00
										 |  |  |     network_init(); | 
					
						
							| 
									
										
										
										
											2007-03-18 22:18:43 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Optional PCI video card */ | 
					
						
							| 
									
										
										
										
											2009-02-08 14:51:19 +00:00
										 |  |  |     if (cirrus_vga_enabled) { | 
					
						
							| 
									
										
										
										
											2009-05-13 17:56:25 +01:00
										 |  |  |         pci_cirrus_vga_init(pci_bus); | 
					
						
							| 
									
										
										
										
											2009-02-08 14:51:19 +00:00
										 |  |  |     } else if (vmsvga_enabled) { | 
					
						
							| 
									
										
										
										
											2011-02-05 14:34:37 +00:00
										 |  |  |         if (!pci_vmsvga_init(pci_bus)) { | 
					
						
							|  |  |  |             fprintf(stderr, "Warning: vmware_vga not available," | 
					
						
							|  |  |  |                     " using standard VGA instead\n"); | 
					
						
							|  |  |  |             pci_vga_init(pci_bus); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2009-02-08 14:51:19 +00:00
										 |  |  |     } else if (std_vga_enabled) { | 
					
						
							| 
									
										
										
										
											2010-10-15 11:45:13 +02:00
										 |  |  |         pci_vga_init(pci_bus); | 
					
						
							| 
									
										
										
										
											2009-02-08 14:51:19 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-20 18:38:09 -05:00
										 |  |  | static QEMUMachine mips_malta_machine = { | 
					
						
							| 
									
										
										
										
											2008-08-13 13:01:28 +00:00
										 |  |  |     .name = "malta", | 
					
						
							|  |  |  |     .desc = "MIPS Malta Core LV", | 
					
						
							|  |  |  |     .init = mips_malta_init, | 
					
						
							| 
									
										
										
										
											2011-08-29 23:07:41 +02:00
										 |  |  |     .max_cpus = 16, | 
					
						
							| 
									
										
										
										
											2009-05-21 20:41:01 -05:00
										 |  |  |     .is_default = 1, | 
					
						
							| 
									
										
										
										
											2007-01-15 23:58:11 +00:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2009-05-20 18:38:09 -05:00
										 |  |  | 
 | 
					
						
							|  |  |  | static void mips_malta_machine_init(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     qemu_register_machine(&mips_malta_machine); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | machine_init(mips_malta_machine_init); |