| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * QEMU RISCV Hart Array | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2017 SiFive, Inc. | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2019-09-06 09:20:03 -07:00
										 |  |  |  * Holds the state of a homogeneous array of RISC-V harts | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  |  * | 
					
						
							|  |  |  |  * This program is free software; you can redistribute it and/or modify it | 
					
						
							|  |  |  |  * under the terms and conditions of the GNU General Public License, | 
					
						
							|  |  |  |  * version 2 or later, as published by the Free Software Foundation. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This program is distributed in the hope it will be useful, but WITHOUT | 
					
						
							|  |  |  |  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for | 
					
						
							|  |  |  |  * more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * You should have received a copy of the GNU General Public License along with | 
					
						
							|  |  |  |  * this program.  If not, see <http://www.gnu.org/licenses/>.
 | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #include "qemu/osdep.h"
 | 
					
						
							|  |  |  | #include "qapi/error.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | #include "qemu/module.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:38 +02:00
										 |  |  | #include "sysemu/reset.h"
 | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  | #include "hw/sysbus.h"
 | 
					
						
							|  |  |  | #include "target/riscv/cpu.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:51 +02:00
										 |  |  | #include "hw/qdev-properties.h"
 | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  | #include "hw/riscv/riscv_hart.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static Property riscv_harts_props[] = { | 
					
						
							|  |  |  |     DEFINE_PROP_UINT32("num-harts", RISCVHartArrayState, num_harts, 1), | 
					
						
							| 
									
										
										
										
											2019-09-06 09:20:04 -07:00
										 |  |  |     DEFINE_PROP_UINT32("hartid-base", RISCVHartArrayState, hartid_base, 0), | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  |     DEFINE_PROP_STRING("cpu-type", RISCVHartArrayState, cpu_type), | 
					
						
							| 
									
										
										
										
											2020-09-01 09:38:57 +08:00
										 |  |  |     DEFINE_PROP_UINT64("resetvec", RISCVHartArrayState, resetvec, | 
					
						
							|  |  |  |                        DEFAULT_RSTVEC), | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  |     DEFINE_PROP_END_OF_LIST(), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void riscv_harts_cpu_reset(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RISCVCPU *cpu = opaque; | 
					
						
							|  |  |  |     cpu_reset(CPU(cpu)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-06-30 11:03:43 +02:00
										 |  |  | static bool riscv_hart_realize(RISCVHartArrayState *s, int idx, | 
					
						
							| 
									
										
										
										
											2019-09-06 09:20:03 -07:00
										 |  |  |                                char *cpu_type, Error **errp) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
											  
											
												qom: Less verbose object_initialize_child()
All users of object_initialize_child() pass the obvious child size
argument.  Almost all pass &error_abort and no properties.  Tiresome.
Rename object_initialize_child() to
object_initialize_child_with_props() to free the name.  New
convenience wrapper object_initialize_child() automates the size
argument, and passes &error_abort and no properties.
Rename object_initialize_childv() to
object_initialize_child_with_propsv() for consistency.
Convert callers with this Coccinelle script:
    @@
    expression parent, propname, type;
    expression child, size;
    symbol error_abort;
    @@
    -    object_initialize_child(parent, propname, OBJECT(child), size, type, &error_abort, NULL)
    +    object_initialize_child(parent, propname, child, size, type, &error_abort, NULL)
    @@
    expression parent, propname, type;
    expression child;
    symbol error_abort;
    @@
    -    object_initialize_child(parent, propname, child, sizeof(*child), type, &error_abort, NULL)
    +    object_initialize_child(parent, propname, child, type)
    @@
    expression parent, propname, type;
    expression child;
    symbol error_abort;
    @@
    -    object_initialize_child(parent, propname, &child, sizeof(child), type, &error_abort, NULL)
    +    object_initialize_child(parent, propname, &child, type)
    @@
    expression parent, propname, type;
    expression child, size, err;
    expression list props;
    @@
    -    object_initialize_child(parent, propname, child, size, type, err, props)
    +    object_initialize_child_with_props(parent, propname, child, size, type, err, props)
Note that Coccinelle chokes on ARMSSE typedef vs. macro in
hw/arm/armsse.c.  Worked around by temporarily renaming the macro for
the spatch run.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Acked-by: Alistair Francis <alistair.francis@wdc.com>
[Rebased: machine opentitan is new (commit fe0fe4735e7)]
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200610053247.1583243-37-armbru@redhat.com>
											
										 
											2020-06-10 07:32:25 +02:00
										 |  |  |     object_initialize_child(OBJECT(s), "harts[*]", &s->harts[idx], cpu_type); | 
					
						
							| 
									
										
										
										
											2020-09-01 09:38:57 +08:00
										 |  |  |     qdev_prop_set_uint64(DEVICE(&s->harts[idx]), "resetvec", s->resetvec); | 
					
						
							| 
									
										
										
										
											2019-09-06 09:20:04 -07:00
										 |  |  |     s->harts[idx].env.mhartid = s->hartid_base + idx; | 
					
						
							| 
									
										
										
										
											2019-09-06 09:20:03 -07:00
										 |  |  |     qemu_register_reset(riscv_harts_cpu_reset, &s->harts[idx]); | 
					
						
							| 
									
										
										
										
											2020-06-30 11:03:43 +02:00
										 |  |  |     return qdev_realize(DEVICE(&s->harts[idx]), NULL, errp); | 
					
						
							| 
									
										
										
										
											2019-09-06 09:20:03 -07:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  | static void riscv_harts_realize(DeviceState *dev, Error **errp) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RISCVHartArrayState *s = RISCV_HART_ARRAY(dev); | 
					
						
							|  |  |  |     int n; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->harts = g_new0(RISCVCPU, s->num_harts); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     for (n = 0; n < s->num_harts; n++) { | 
					
						
							| 
									
										
										
										
											2020-06-30 11:03:43 +02:00
										 |  |  |         if (!riscv_hart_realize(s, n, s->cpu_type, errp)) { | 
					
						
							|  |  |  |             return; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void riscv_harts_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-01-10 19:30:32 +04:00
										 |  |  |     device_class_set_props(dc, riscv_harts_props); | 
					
						
							| 
									
										
										
										
											2018-03-03 01:31:12 +13:00
										 |  |  |     dc->realize = riscv_harts_realize; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static const TypeInfo riscv_harts_info = { | 
					
						
							|  |  |  |     .name          = TYPE_RISCV_HART_ARRAY, | 
					
						
							|  |  |  |     .parent        = TYPE_SYS_BUS_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(RISCVHartArrayState), | 
					
						
							|  |  |  |     .class_init    = riscv_harts_class_init, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void riscv_harts_register_types(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     type_register_static(&riscv_harts_info); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | type_init(riscv_harts_register_types) |