| 
									
										
										
										
											2017-12-21 07:32:57 +00:00
										 |  |  | # See docs/devel/tracing.txt for syntax documentation. | 
					
						
							| 
									
										
										
										
											2017-12-21 07:32:57 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | # hw/sparc64/sun4u.c | 
					
						
							|  |  |  | ebus_isa_irq_handler(int n, int level) "Set ISA IRQ %d level %d" | 
					
						
							| 
									
										
										
										
											2018-01-08 18:16:34 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | # hw/sparc64/sun4u_iommu.c | 
					
						
							|  |  |  | sun4u_iommu_mem_read(uint64_t addr, uint64_t val, int size) "addr: 0x%"PRIx64" val: 0x%"PRIx64" size: %d" | 
					
						
							|  |  |  | sun4u_iommu_mem_write(uint64_t addr, uint64_t val, int size) "addr: 0x%"PRIx64" val: 0x%"PRIx64" size: %d" | 
					
						
							| 
									
										
										
										
											2018-01-08 18:16:34 +00:00
										 |  |  | sun4u_iommu_translate(uint64_t addr, uint64_t trans_addr, uint64_t tte) "xlate 0x%"PRIx64" => pa 0x%"PRIx64" tte: 0x%"PRIx64 | 
					
						
							| 
									
										
										
										
											2018-01-21 08:59:45 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | # hw/sparc64/sparc64.c | 
					
						
							|  |  |  | sparc64_cpu_check_irqs_reset_irq(int intno) "Reset CPU IRQ (current interrupt 0x%x)" | 
					
						
							|  |  |  | sparc64_cpu_check_irqs_noset_irq(uint32_t tl, uint32_t tt, int intno) "Not setting CPU IRQ: TL=%d current 0x%x >= pending 0x%x" | 
					
						
							|  |  |  | sparc64_cpu_check_irqs_set_irq(unsigned int i, int old, int new) "Set CPU IRQ %d old=0x%x new=0x%x" | 
					
						
							|  |  |  | sparc64_cpu_check_irqs_disabled(uint32_t pil, uint32_t pil_in, uint32_t softint, int intno) "Interrupts disabled, pil=0x%08x pil_in=0x%08x softint=0x%08x current interrupt 0x%x" | 
					
						
							|  |  |  | sparc64_cpu_ivec_raise_irq(int irq) "Raise IVEC IRQ %d" | 
					
						
							|  |  |  | sparc64_cpu_ivec_lower_irq(int irq) "Lower IVEC IRQ %d" | 
					
						
							|  |  |  | sparc64_cpu_tick_irq_disabled(void) "tick_irq: softint disabled" | 
					
						
							|  |  |  | sparc64_cpu_tick_irq_fire(void) "tick_irq: fire" | 
					
						
							|  |  |  | sparc64_cpu_stick_irq_disabled(void) "stick_irq: softint disabled" | 
					
						
							|  |  |  | sparc64_cpu_stick_irq_fire(void) "stick_irq: fire" | 
					
						
							|  |  |  | sparc64_cpu_hstick_irq_disabled(void) "hstick_irq: softint disabled" | 
					
						
							|  |  |  | sparc64_cpu_hstick_irq_fire(void) "hstick_irq: fire" | 
					
						
							|  |  |  | sparc64_cpu_tick_set_count(const char *name, uint64_t real_count, const char *npt, void *p) "%s set_count count=0x%"PRIx64" (npt %s) p=%p" | 
					
						
							|  |  |  | sparc64_cpu_tick_get_count(const char *name, uint64_t real_count, const char *npt, void *p) "%s get_count count=0x%"PRIx64" (npt %s) p=%p" | 
					
						
							|  |  |  | sparc64_cpu_tick_set_limit(const char *name, uint64_t real_limit, const char *dis, void *p, uint64_t limit, uint64_t t, uint64_t dt) "%s set_limit limit=0x%"PRIx64 " (%s) p=%p called with limit=0x%"PRIx64" at 0x%"PRIx64" (delta=0x%"PRIx64")" | 
					
						
							|  |  |  | sparc64_cpu_tick_set_limit_zero(const char *name) "%s set_limit limit=ZERO - not starting timer" |