| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Tiny Code Generator for QEMU | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2008 Fabrice Bellard | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2016-06-29 11:14:47 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | #ifndef I386_TCG_TARGET_H
 | 
					
						
							|  |  |  | #define I386_TCG_TARGET_H
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2023-05-17 18:17:34 -07:00
										 |  |  | #include "host/cpuinfo.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-04-01 08:34:03 -07:00
										 |  |  | #define TCG_TARGET_INSN_UNIT_SIZE  1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-20 14:41:29 -07:00
										 |  |  | #ifdef __x86_64__
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | # define TCG_TARGET_NB_REGS   32
 | 
					
						
							| 
									
										
										
										
											2021-03-09 23:30:38 -06:00
										 |  |  | # define MAX_CODE_GEN_BUFFER_SIZE  (2 * GiB)
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | # define TCG_TARGET_NB_REGS   24
 | 
					
						
							| 
									
										
										
										
											2021-03-09 23:30:38 -06:00
										 |  |  | # define MAX_CODE_GEN_BUFFER_SIZE  UINT32_MAX
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-09 08:03:33 +00:00
										 |  |  | typedef enum { | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  |     TCG_REG_EAX = 0, | 
					
						
							|  |  |  |     TCG_REG_ECX, | 
					
						
							|  |  |  |     TCG_REG_EDX, | 
					
						
							|  |  |  |     TCG_REG_EBX, | 
					
						
							|  |  |  |     TCG_REG_ESP, | 
					
						
							|  |  |  |     TCG_REG_EBP, | 
					
						
							|  |  |  |     TCG_REG_ESI, | 
					
						
							|  |  |  |     TCG_REG_EDI, | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* 64-bit registers; always define the symbols to avoid
 | 
					
						
							|  |  |  |        too much if-deffing.  */ | 
					
						
							|  |  |  |     TCG_REG_R8, | 
					
						
							|  |  |  |     TCG_REG_R9, | 
					
						
							|  |  |  |     TCG_REG_R10, | 
					
						
							|  |  |  |     TCG_REG_R11, | 
					
						
							|  |  |  |     TCG_REG_R12, | 
					
						
							|  |  |  |     TCG_REG_R13, | 
					
						
							|  |  |  |     TCG_REG_R14, | 
					
						
							|  |  |  |     TCG_REG_R15, | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | 
 | 
					
						
							|  |  |  |     TCG_REG_XMM0, | 
					
						
							|  |  |  |     TCG_REG_XMM1, | 
					
						
							|  |  |  |     TCG_REG_XMM2, | 
					
						
							|  |  |  |     TCG_REG_XMM3, | 
					
						
							|  |  |  |     TCG_REG_XMM4, | 
					
						
							|  |  |  |     TCG_REG_XMM5, | 
					
						
							|  |  |  |     TCG_REG_XMM6, | 
					
						
							|  |  |  |     TCG_REG_XMM7, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* 64-bit registers; likewise always define.  */ | 
					
						
							|  |  |  |     TCG_REG_XMM8, | 
					
						
							|  |  |  |     TCG_REG_XMM9, | 
					
						
							|  |  |  |     TCG_REG_XMM10, | 
					
						
							|  |  |  |     TCG_REG_XMM11, | 
					
						
							|  |  |  |     TCG_REG_XMM12, | 
					
						
							|  |  |  |     TCG_REG_XMM13, | 
					
						
							|  |  |  |     TCG_REG_XMM14, | 
					
						
							|  |  |  |     TCG_REG_XMM15, | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  |     TCG_REG_RAX = TCG_REG_EAX, | 
					
						
							|  |  |  |     TCG_REG_RCX = TCG_REG_ECX, | 
					
						
							|  |  |  |     TCG_REG_RDX = TCG_REG_EDX, | 
					
						
							|  |  |  |     TCG_REG_RBX = TCG_REG_EBX, | 
					
						
							|  |  |  |     TCG_REG_RSP = TCG_REG_ESP, | 
					
						
							|  |  |  |     TCG_REG_RBP = TCG_REG_EBP, | 
					
						
							|  |  |  |     TCG_REG_RSI = TCG_REG_ESI, | 
					
						
							|  |  |  |     TCG_REG_RDI = TCG_REG_EDI, | 
					
						
							| 
									
										
										
										
											2018-10-30 21:52:44 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     TCG_AREG0 = TCG_REG_EBP, | 
					
						
							| 
									
										
										
										
											2018-10-30 21:55:43 +00:00
										 |  |  |     TCG_REG_CALL_STACK = TCG_REG_ESP | 
					
						
							| 
									
										
										
										
											2011-11-09 08:03:33 +00:00
										 |  |  | } TCGReg; | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* used for function call generation */ | 
					
						
							|  |  |  | #define TCG_TARGET_STACK_ALIGN 16
 | 
					
						
							| 
									
										
										
										
											2012-09-13 19:37:43 +02:00
										 |  |  | #if defined(_WIN64)
 | 
					
						
							|  |  |  | #define TCG_TARGET_CALL_STACK_OFFSET 32
 | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2008-05-22 14:59:57 +00:00
										 |  |  | #define TCG_TARGET_CALL_STACK_OFFSET 0
 | 
					
						
							| 
									
										
										
										
											2012-09-13 19:37:43 +02:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2022-10-16 20:07:48 +10:00
										 |  |  | #define TCG_TARGET_CALL_ARG_I32      TCG_CALL_ARG_NORMAL
 | 
					
						
							| 
									
										
										
										
											2022-10-16 13:48:48 +11:00
										 |  |  | #define TCG_TARGET_CALL_ARG_I64      TCG_CALL_ARG_NORMAL
 | 
					
						
							| 
									
										
										
										
											2022-10-21 10:16:28 +10:00
										 |  |  | #if defined(_WIN64)
 | 
					
						
							|  |  |  | # define TCG_TARGET_CALL_ARG_I128    TCG_CALL_ARG_BY_REF
 | 
					
						
							|  |  |  | # define TCG_TARGET_CALL_RET_I128    TCG_CALL_RET_BY_VEC
 | 
					
						
							|  |  |  | #elif TCG_TARGET_REG_BITS == 64
 | 
					
						
							|  |  |  | # define TCG_TARGET_CALL_ARG_I128    TCG_CALL_ARG_NORMAL
 | 
					
						
							|  |  |  | # define TCG_TARGET_CALL_RET_I128    TCG_CALL_RET_NORMAL
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | # define TCG_TARGET_CALL_ARG_I128    TCG_CALL_ARG_NORMAL
 | 
					
						
							|  |  |  | # define TCG_TARGET_CALL_RET_I128    TCG_CALL_RET_BY_REF
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-02-01 10:05:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2023-05-17 18:17:34 -07:00
										 |  |  | #define have_bmi1         (cpuinfo & CPUINFO_BMI1)
 | 
					
						
							|  |  |  | #define have_popcnt       (cpuinfo & CPUINFO_POPCNT)
 | 
					
						
							|  |  |  | #define have_avx1         (cpuinfo & CPUINFO_AVX1)
 | 
					
						
							|  |  |  | #define have_avx2         (cpuinfo & CPUINFO_AVX2)
 | 
					
						
							|  |  |  | #define have_movbe        (cpuinfo & CPUINFO_MOVBE)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  |  * There are interesting instructions in AVX512, so long as we have AVX512VL, | 
					
						
							|  |  |  |  * which indicates support for EVEX on sizes smaller than 512 bits. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | #define have_avx512vl     ((cpuinfo & CPUINFO_AVX512VL) && \
 | 
					
						
							|  |  |  |                            (cpuinfo & CPUINFO_AVX512F)) | 
					
						
							|  |  |  | #define have_avx512bw     ((cpuinfo & CPUINFO_AVX512BW) && have_avx512vl)
 | 
					
						
							|  |  |  | #define have_avx512dq     ((cpuinfo & CPUINFO_AVX512DQ) && have_avx512vl)
 | 
					
						
							|  |  |  | #define have_avx512vbmi2  ((cpuinfo & CPUINFO_AVX512VBMI2) && have_avx512vl)
 | 
					
						
							| 
									
										
										
										
											2014-01-27 21:49:17 -08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-03-10 19:37:46 +00:00
										 |  |  | /* optional instructions */ | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_div2_i32         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_rot_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8s_i32        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16s_i32       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8u_i32        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16u_i32       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap16_i32      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap32_i32      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_neg_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_not_i32          1
 | 
					
						
							| 
									
										
										
										
											2014-01-27 21:49:17 -08:00
										 |  |  | #define TCG_TARGET_HAS_andc_i32         have_bmi1
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_orc_i32          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_eqv_i32          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nand_i32         0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nor_i32          0
 | 
					
						
							| 
									
										
										
										
											2016-11-16 12:22:54 +01:00
										 |  |  | #define TCG_TARGET_HAS_clz_i32          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ctz_i32          1
 | 
					
						
							| 
									
										
										
										
											2016-11-22 14:15:04 +01:00
										 |  |  | #define TCG_TARGET_HAS_ctpop_i32        have_popcnt
 | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_HAS_deposit_i32      1
 | 
					
						
							| 
									
										
										
										
											2016-10-14 14:08:13 -05:00
										 |  |  | #define TCG_TARGET_HAS_extract_i32      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_sextract_i32     1
 | 
					
						
							| 
									
										
										
										
											2019-02-25 11:42:35 -08:00
										 |  |  | #define TCG_TARGET_HAS_extract2_i32     1
 | 
					
						
							| 
									
										
										
										
											2012-09-21 10:13:36 -07:00
										 |  |  | #define TCG_TARGET_HAS_movcond_i32      1
 | 
					
						
							| 
									
										
										
										
											2023-08-05 16:58:43 -07:00
										 |  |  | #define TCG_TARGET_HAS_negsetcond_i32   1
 | 
					
						
							| 
									
										
										
										
											2013-02-19 23:51:50 -08:00
										 |  |  | #define TCG_TARGET_HAS_add2_i32         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_sub2_i32         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulu2_i32        1
 | 
					
						
							| 
									
										
										
										
											2013-02-19 23:51:57 -08:00
										 |  |  | #define TCG_TARGET_HAS_muls2_i32        1
 | 
					
						
							| 
									
										
										
										
											2013-08-14 14:35:56 -07:00
										 |  |  | #define TCG_TARGET_HAS_muluh_i32        0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulsh_i32        0
 | 
					
						
							| 
									
										
										
										
											2009-03-10 19:37:46 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #if TCG_TARGET_REG_BITS == 64
 | 
					
						
							| 
									
										
										
										
											2023-03-20 07:54:45 -07:00
										 |  |  | /* Keep 32-bit values zero-extended in a register.  */ | 
					
						
							| 
									
										
										
										
											2023-08-22 10:51:10 -07:00
										 |  |  | #define TCG_TARGET_HAS_extr_i64_i32     1
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_div2_i64         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_rot_i64          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8s_i64        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16s_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext32s_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext8u_i64        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext16u_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ext32u_i64       1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap16_i64      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap32_i64      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_bswap64_i64      1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_neg_i64          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_not_i64          1
 | 
					
						
							| 
									
										
										
										
											2014-01-27 21:49:17 -08:00
										 |  |  | #define TCG_TARGET_HAS_andc_i64         have_bmi1
 | 
					
						
							| 
									
										
										
										
											2011-08-17 14:11:46 -07:00
										 |  |  | #define TCG_TARGET_HAS_orc_i64          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_eqv_i64          0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nand_i64         0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nor_i64          0
 | 
					
						
							| 
									
										
										
										
											2016-11-16 12:22:54 +01:00
										 |  |  | #define TCG_TARGET_HAS_clz_i64          1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_ctz_i64          1
 | 
					
						
							| 
									
										
										
										
											2016-11-22 14:15:04 +01:00
										 |  |  | #define TCG_TARGET_HAS_ctpop_i64        have_popcnt
 | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_HAS_deposit_i64      1
 | 
					
						
							| 
									
										
										
										
											2016-10-14 14:08:13 -05:00
										 |  |  | #define TCG_TARGET_HAS_extract_i64      1
 | 
					
						
							| 
									
										
										
										
											2016-10-14 12:04:32 -05:00
										 |  |  | #define TCG_TARGET_HAS_sextract_i64     0
 | 
					
						
							| 
									
										
										
										
											2019-02-25 11:42:35 -08:00
										 |  |  | #define TCG_TARGET_HAS_extract2_i64     1
 | 
					
						
							| 
									
										
										
										
											2012-09-21 10:13:36 -07:00
										 |  |  | #define TCG_TARGET_HAS_movcond_i64      1
 | 
					
						
							| 
									
										
										
										
											2023-08-05 16:58:43 -07:00
										 |  |  | #define TCG_TARGET_HAS_negsetcond_i64   1
 | 
					
						
							| 
									
										
										
										
											2013-02-19 23:51:57 -08:00
										 |  |  | #define TCG_TARGET_HAS_add2_i64         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_sub2_i64         1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulu2_i64        1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_muls2_i64        1
 | 
					
						
							| 
									
										
										
										
											2013-08-14 14:35:56 -07:00
										 |  |  | #define TCG_TARGET_HAS_muluh_i64        0
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_mulsh_i64        0
 | 
					
						
							| 
									
										
										
										
											2020-12-09 13:58:39 -06:00
										 |  |  | #define TCG_TARGET_HAS_qemu_st8_i32     0
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_qemu_st8_i32     1
 | 
					
						
							| 
									
										
										
										
											2010-06-03 17:35:17 -07:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2023-04-17 10:16:28 +02:00
										 |  |  | #define TCG_TARGET_HAS_qemu_ldst_i128 \
 | 
					
						
							|  |  |  |     (TCG_TARGET_REG_BITS == 64 && (cpuinfo & CPUINFO_ATOMIC_VMOVDQA)) | 
					
						
							| 
									
										
										
										
											2022-11-07 10:42:56 +11:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | /* We do not support older SSE systems, only beginning with AVX1.  */ | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_v64              have_avx1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_v128             have_avx1
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_v256             have_avx2
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_andc_vec         1
 | 
					
						
							| 
									
										
										
										
											2021-12-16 07:37:02 -08:00
										 |  |  | #define TCG_TARGET_HAS_orc_vec          have_avx512vl
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nand_vec         have_avx512vl
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_nor_vec          have_avx512vl
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_eqv_vec          have_avx512vl
 | 
					
						
							|  |  |  | #define TCG_TARGET_HAS_not_vec          have_avx512vl
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | #define TCG_TARGET_HAS_neg_vec          0
 | 
					
						
							| 
									
										
										
										
											2019-04-17 15:54:20 -10:00
										 |  |  | #define TCG_TARGET_HAS_abs_vec          1
 | 
					
						
							| 
									
										
										
										
											2021-12-17 22:02:57 -08:00
										 |  |  | #define TCG_TARGET_HAS_roti_vec         have_avx512vl
 | 
					
						
							| 
									
										
										
										
											2020-04-20 08:22:44 -07:00
										 |  |  | #define TCG_TARGET_HAS_rots_vec         0
 | 
					
						
							| 
									
										
										
										
											2021-12-18 09:15:29 -08:00
										 |  |  | #define TCG_TARGET_HAS_rotv_vec         have_avx512vl
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | #define TCG_TARGET_HAS_shi_vec          1
 | 
					
						
							| 
									
										
										
										
											2019-04-18 19:19:31 -10:00
										 |  |  | #define TCG_TARGET_HAS_shs_vec          1
 | 
					
						
							| 
									
										
										
										
											2019-04-14 09:13:21 -10:00
										 |  |  | #define TCG_TARGET_HAS_shv_vec          have_avx2
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | #define TCG_TARGET_HAS_mul_vec          1
 | 
					
						
							| 
									
										
										
										
											2018-12-17 19:00:41 -08:00
										 |  |  | #define TCG_TARGET_HAS_sat_vec          1
 | 
					
						
							| 
									
										
										
										
											2018-12-17 20:17:56 -08:00
										 |  |  | #define TCG_TARGET_HAS_minmax_vec       1
 | 
					
						
							| 
									
										
										
										
											2021-12-16 08:06:33 -08:00
										 |  |  | #define TCG_TARGET_HAS_bitsel_vec       have_avx512vl
 | 
					
						
							| 
									
										
										
										
											2019-04-19 10:13:33 -10:00
										 |  |  | #define TCG_TARGET_HAS_cmpsel_vec       -1
 | 
					
						
							| 
									
										
										
										
											2017-08-17 14:47:43 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_deposit_i32_valid(ofs, len) \
 | 
					
						
							| 
									
										
										
										
											2023-08-13 10:42:54 -07:00
										 |  |  |     (((ofs) == 0 && ((len) == 8 || (len) == 16)) || \ | 
					
						
							|  |  |  |      (TCG_TARGET_REG_BITS == 32 && (ofs) == 8 && (len) == 8)) | 
					
						
							| 
									
										
										
										
											2011-09-29 18:52:11 +02:00
										 |  |  | #define TCG_TARGET_deposit_i64_valid    TCG_TARGET_deposit_i32_valid
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-10-14 14:08:13 -05:00
										 |  |  | /* Check for the possibility of high-byte extraction and, for 64-bit,
 | 
					
						
							|  |  |  |    zero-extending 32-bit right-shift.  */ | 
					
						
							|  |  |  | #define TCG_TARGET_extract_i32_valid(ofs, len) ((ofs) == 8 && (len) == 8)
 | 
					
						
							|  |  |  | #define TCG_TARGET_extract_i64_valid(ofs, len) \
 | 
					
						
							|  |  |  |     (((ofs) == 8 && (len) == 8) || ((ofs) + (len)) == 32) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-02-23 18:29:27 +00:00
										 |  |  | /* This defines the natural memory order supported by this
 | 
					
						
							|  |  |  |  * architecture before guarantees made by various barrier | 
					
						
							|  |  |  |  * instructions. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The x86 has a pretty strong memory ordering which only really | 
					
						
							|  |  |  |  * allows for some stores to be re-ordered after loads. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2020-01-01 12:23:00 +01:00
										 |  |  | #include "tcg/tcg-mo.h"
 | 
					
						
							| 
									
										
										
										
											2017-02-23 18:29:27 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define TCG_TARGET_DEFAULT_MO (TCG_MO_ALL & ~TCG_MO_ST_LD)
 | 
					
						
							| 
									
										
										
										
											2017-07-30 12:30:41 -07:00
										 |  |  | #define TCG_TARGET_NEED_LDST_LABELS
 | 
					
						
							| 
									
										
										
										
											2017-07-20 19:56:42 -10:00
										 |  |  | #define TCG_TARGET_NEED_POOL_LABELS
 | 
					
						
							| 
									
										
										
										
											2017-07-30 12:30:41 -07:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-12-06 12:15:58 +01:00
										 |  |  | #endif
 |