| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  *  QEMU model of the Milkymist SD Card Controller. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  Copyright (c) 2010 Michael Walle <michael@walle.cc> | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This library is free software; you can redistribute it and/or | 
					
						
							|  |  |  |  * modify it under the terms of the GNU Lesser General Public | 
					
						
							|  |  |  |  * License as published by the Free Software Foundation; either | 
					
						
							|  |  |  |  * version 2 of the License, or (at your option) any later version. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * This library is distributed in the hope that it will be useful, | 
					
						
							|  |  |  |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
					
						
							|  |  |  |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU | 
					
						
							|  |  |  |  * Lesser General Public License for more details. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * You should have received a copy of the GNU Lesser General Public | 
					
						
							|  |  |  |  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Specification available at: | 
					
						
							| 
									
										
										
										
											2016-06-20 17:08:41 +01:00
										 |  |  |  *   http://milkymist.walle.cc/socdoc/memcard.pdf
 | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:16:57 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  | #include "qemu/log.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | #include "qemu/module.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/sysbus.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:45 +02:00
										 |  |  | #include "migration/vmstate.h"
 | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | #include "trace.h"
 | 
					
						
							| 
									
										
										
										
											2018-05-03 22:50:46 +03:00
										 |  |  | #include "qapi/error.h"
 | 
					
						
							| 
									
										
										
										
											2014-10-07 13:59:13 +02:00
										 |  |  | #include "sysemu/block-backend.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:04 +01:00
										 |  |  | #include "sysemu/blockdev.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:51 +02:00
										 |  |  | #include "hw/qdev-properties.h"
 | 
					
						
							| 
									
										
										
										
											2015-10-08 18:51:01 +05:30
										 |  |  | #include "hw/sd/sd.h"
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | #include "qom/object.h"
 | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  | enum { | 
					
						
							|  |  |  |     ENABLE_CMD_TX   = (1<<0), | 
					
						
							|  |  |  |     ENABLE_CMD_RX   = (1<<1), | 
					
						
							|  |  |  |     ENABLE_DAT_TX   = (1<<2), | 
					
						
							|  |  |  |     ENABLE_DAT_RX   = (1<<3), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum { | 
					
						
							|  |  |  |     PENDING_CMD_TX   = (1<<0), | 
					
						
							|  |  |  |     PENDING_CMD_RX   = (1<<1), | 
					
						
							|  |  |  |     PENDING_DAT_TX   = (1<<2), | 
					
						
							|  |  |  |     PENDING_DAT_RX   = (1<<3), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum { | 
					
						
							|  |  |  |     START_CMD_TX    = (1<<0), | 
					
						
							|  |  |  |     START_DAT_RX    = (1<<1), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum { | 
					
						
							|  |  |  |     R_CLK2XDIV = 0, | 
					
						
							|  |  |  |     R_ENABLE, | 
					
						
							|  |  |  |     R_PENDING, | 
					
						
							|  |  |  |     R_START, | 
					
						
							|  |  |  |     R_CMD, | 
					
						
							|  |  |  |     R_DAT, | 
					
						
							|  |  |  |     R_MAX | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-27 13:18:50 +02:00
										 |  |  | #define TYPE_MILKYMIST_MEMCARD "milkymist-memcard"
 | 
					
						
							| 
									
										
										
										
											2020-09-16 14:25:19 -04:00
										 |  |  | OBJECT_DECLARE_SIMPLE_TYPE(MilkymistMemcardState, MILKYMIST_MEMCARD) | 
					
						
							| 
									
										
										
										
											2013-07-27 13:18:50 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-07-05 23:03:34 +02:00
										 |  |  | #define TYPE_MILKYMIST_SDBUS "milkymist-sdbus"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | struct MilkymistMemcardState { | 
					
						
							| 
									
										
										
										
											2013-07-27 13:18:50 +02:00
										 |  |  |     SysBusDevice parent_obj; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-31 16:48:41 +02:00
										 |  |  |     MemoryRegion regs_region; | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:52 +00:00
										 |  |  |     SDBus sdbus; | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |     int command_write_ptr; | 
					
						
							|  |  |  |     int response_read_ptr; | 
					
						
							|  |  |  |     int response_len; | 
					
						
							|  |  |  |     int ignore_next_cmd; | 
					
						
							|  |  |  |     int enabled; | 
					
						
							|  |  |  |     uint8_t command[6]; | 
					
						
							|  |  |  |     uint8_t response[17]; | 
					
						
							|  |  |  |     uint32_t regs[R_MAX]; | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void update_pending_bits(MilkymistMemcardState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* transmits are instantaneous, thus tx pending bits are never set */ | 
					
						
							|  |  |  |     s->regs[R_PENDING] = 0; | 
					
						
							|  |  |  |     /* if rx is enabled the corresponding pending bits are always set */ | 
					
						
							|  |  |  |     if (s->regs[R_ENABLE] & ENABLE_CMD_RX) { | 
					
						
							|  |  |  |         s->regs[R_PENDING] |= PENDING_CMD_RX; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     if (s->regs[R_ENABLE] & ENABLE_DAT_RX) { | 
					
						
							|  |  |  |         s->regs[R_PENDING] |= PENDING_DAT_RX; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void memcard_sd_command(MilkymistMemcardState *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     SDRequest req; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     req.cmd = s->command[0] & 0x3f; | 
					
						
							| 
									
										
										
										
											2018-06-29 15:11:20 +01:00
										 |  |  |     req.arg = ldl_be_p(s->command + 1); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |     req.crc = s->command[5]; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->response[0] = req.cmd; | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:52 +00:00
										 |  |  |     s->response_len = sdbus_do_command(&s->sdbus, &req, s->response + 1); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |     s->response_read_ptr = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (s->response_len == 16) { | 
					
						
							|  |  |  |         /* R2 response */ | 
					
						
							|  |  |  |         s->response[0] = 0x3f; | 
					
						
							|  |  |  |         s->response_len += 1; | 
					
						
							|  |  |  |     } else if (s->response_len == 4) { | 
					
						
							|  |  |  |         /* no crc calculation, insert dummy byte */ | 
					
						
							|  |  |  |         s->response[5] = 0; | 
					
						
							|  |  |  |         s->response_len += 2; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (req.cmd == 0) { | 
					
						
							|  |  |  |         /* next write is a dummy byte to clock the initialization of the sd
 | 
					
						
							|  |  |  |          * card */ | 
					
						
							|  |  |  |         s->ignore_next_cmd = 1; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint64_t memcard_read(void *opaque, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2011-08-31 16:48:41 +02:00
										 |  |  |                              unsigned size) | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | { | 
					
						
							|  |  |  |     MilkymistMemcardState *s = opaque; | 
					
						
							|  |  |  |     uint32_t r = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     addr >>= 2; | 
					
						
							|  |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case R_CMD: | 
					
						
							|  |  |  |         if (!s->enabled) { | 
					
						
							|  |  |  |             r = 0xff; | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  |             r = s->response[s->response_read_ptr++]; | 
					
						
							|  |  |  |             if (s->response_read_ptr > s->response_len) { | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  |                 qemu_log_mask(LOG_GUEST_ERROR, "milkymist_memcard: " | 
					
						
							| 
									
										
										
										
											2018-06-08 13:15:33 +01:00
										 |  |  |                               "read more cmd bytes than available: clipping\n"); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |                 s->response_read_ptr = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case R_DAT: | 
					
						
							|  |  |  |         if (!s->enabled) { | 
					
						
							|  |  |  |             r = 0xffffffff; | 
					
						
							|  |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2020-08-14 11:23:46 +02:00
										 |  |  |             sdbus_read_data(&s->sdbus, &r, sizeof(r)); | 
					
						
							|  |  |  |             be32_to_cpus(&r); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case R_CLK2XDIV: | 
					
						
							|  |  |  |     case R_ENABLE: | 
					
						
							|  |  |  |     case R_PENDING: | 
					
						
							|  |  |  |     case R_START: | 
					
						
							|  |  |  |         r = s->regs[addr]; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  |         qemu_log_mask(LOG_UNIMP, "milkymist_memcard: " | 
					
						
							|  |  |  |                       "read access to unknown register 0x%" HWADDR_PRIx "\n", | 
					
						
							|  |  |  |                       addr << 2); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     trace_milkymist_memcard_memory_read(addr << 2, r); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return r; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void memcard_write(void *opaque, hwaddr addr, uint64_t value, | 
					
						
							| 
									
										
										
										
											2011-08-31 16:48:41 +02:00
										 |  |  |                           unsigned size) | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | { | 
					
						
							|  |  |  |     MilkymistMemcardState *s = opaque; | 
					
						
							| 
									
										
										
										
											2020-08-14 11:23:44 +02:00
										 |  |  |     uint32_t val32; | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |     trace_milkymist_memcard_memory_write(addr, value); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     addr >>= 2; | 
					
						
							|  |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case R_PENDING: | 
					
						
							|  |  |  |         /* clear rx pending bits */ | 
					
						
							|  |  |  |         s->regs[R_PENDING] &= ~(value & (PENDING_CMD_RX | PENDING_DAT_RX)); | 
					
						
							|  |  |  |         update_pending_bits(s); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case R_CMD: | 
					
						
							|  |  |  |         if (!s->enabled) { | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         if (s->ignore_next_cmd) { | 
					
						
							|  |  |  |             s->ignore_next_cmd = 0; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         s->command[s->command_write_ptr] = value & 0xff; | 
					
						
							|  |  |  |         s->command_write_ptr = (s->command_write_ptr + 1) % 6; | 
					
						
							|  |  |  |         if (s->command_write_ptr == 0) { | 
					
						
							|  |  |  |             memcard_sd_command(s); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case R_DAT: | 
					
						
							|  |  |  |         if (!s->enabled) { | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2020-08-14 11:23:44 +02:00
										 |  |  |         val32 = cpu_to_be32(value); | 
					
						
							|  |  |  |         sdbus_write_data(&s->sdbus, &val32, sizeof(val32)); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case R_ENABLE: | 
					
						
							|  |  |  |         s->regs[addr] = value; | 
					
						
							|  |  |  |         update_pending_bits(s); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case R_CLK2XDIV: | 
					
						
							|  |  |  |     case R_START: | 
					
						
							|  |  |  |         s->regs[addr] = value; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  |         qemu_log_mask(LOG_UNIMP, "milkymist_memcard: " | 
					
						
							|  |  |  |                       "write access to unknown register 0x%" HWADDR_PRIx " " | 
					
						
							|  |  |  |                       "(value 0x%" PRIx64 ")\n", addr << 2, value); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-31 16:48:41 +02:00
										 |  |  | static const MemoryRegionOps memcard_mmio_ops = { | 
					
						
							|  |  |  |     .read = memcard_read, | 
					
						
							|  |  |  |     .write = memcard_write, | 
					
						
							|  |  |  |     .valid = { | 
					
						
							|  |  |  |         .min_access_size = 4, | 
					
						
							|  |  |  |         .max_access_size = 4, | 
					
						
							|  |  |  |     }, | 
					
						
							|  |  |  |     .endianness = DEVICE_NATIVE_ENDIAN, | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void milkymist_memcard_reset(DeviceState *d) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-27 13:18:50 +02:00
										 |  |  |     MilkymistMemcardState *s = MILKYMIST_MEMCARD(d); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->command_write_ptr = 0; | 
					
						
							|  |  |  |     s->response_read_ptr = 0; | 
					
						
							|  |  |  |     s->response_len = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     for (i = 0; i < R_MAX; i++) { | 
					
						
							|  |  |  |         s->regs[i] = 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-07-05 23:03:34 +02:00
										 |  |  | static void milkymist_memcard_set_readonly(DeviceState *dev, bool level) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     qemu_log_mask(LOG_UNIMP, | 
					
						
							|  |  |  |                   "milkymist_memcard: read-only mode not supported\n"); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void milkymist_memcard_set_inserted(DeviceState *dev, bool level) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     MilkymistMemcardState *s = MILKYMIST_MEMCARD(dev); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->enabled = !!level; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  | static void milkymist_memcard_init(Object *obj) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     MilkymistMemcardState *s = MILKYMIST_MEMCARD(obj); | 
					
						
							|  |  |  |     SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     memory_region_init_io(&s->regs_region, OBJECT(s), &memcard_mmio_ops, s, | 
					
						
							|  |  |  |             "milkymist-memcard", R_MAX * 4); | 
					
						
							|  |  |  |     sysbus_init_mmio(dev, &s->regs_region); | 
					
						
							| 
									
										
										
										
											2020-07-05 22:56:07 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |     qbus_create_inplace(&s->sdbus, sizeof(s->sdbus), TYPE_SD_BUS, | 
					
						
							|  |  |  |                         DEVICE(obj), "sd-bus"); | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | static const VMStateDescription vmstate_milkymist_memcard = { | 
					
						
							|  |  |  |     .name = "milkymist-memcard", | 
					
						
							|  |  |  |     .version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id = 1, | 
					
						
							| 
									
										
										
										
											2014-04-16 16:01:33 +02:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  |         VMSTATE_INT32(command_write_ptr, MilkymistMemcardState), | 
					
						
							|  |  |  |         VMSTATE_INT32(response_read_ptr, MilkymistMemcardState), | 
					
						
							|  |  |  |         VMSTATE_INT32(response_len, MilkymistMemcardState), | 
					
						
							|  |  |  |         VMSTATE_INT32(ignore_next_cmd, MilkymistMemcardState), | 
					
						
							|  |  |  |         VMSTATE_INT32(enabled, MilkymistMemcardState), | 
					
						
							|  |  |  |         VMSTATE_UINT8_ARRAY(command, MilkymistMemcardState, 6), | 
					
						
							|  |  |  |         VMSTATE_UINT8_ARRAY(response, MilkymistMemcardState, 17), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(regs, MilkymistMemcardState, R_MAX), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | static void milkymist_memcard_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     dc->reset = milkymist_memcard_reset; | 
					
						
							|  |  |  |     dc->vmsd = &vmstate_milkymist_memcard; | 
					
						
							| 
									
										
										
										
											2020-07-05 23:03:34 +02:00
										 |  |  |     /* Reason: output IRQs should be wired up */ | 
					
						
							| 
									
										
										
										
											2017-05-03 17:35:44 -03:00
										 |  |  |     dc->user_creatable = false; | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-10 16:19:07 +01:00
										 |  |  | static const TypeInfo milkymist_memcard_info = { | 
					
						
							| 
									
										
										
										
											2013-07-27 13:18:50 +02:00
										 |  |  |     .name          = TYPE_MILKYMIST_MEMCARD, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .parent        = TYPE_SYS_BUS_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(MilkymistMemcardState), | 
					
						
							| 
									
										
										
										
											2018-02-22 15:12:51 +00:00
										 |  |  |     .instance_init = milkymist_memcard_init, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .class_init    = milkymist_memcard_class_init, | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-07-05 23:03:34 +02:00
										 |  |  | static void milkymist_sdbus_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     SDBusClass *sbc = SD_BUS_CLASS(klass); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     sbc->set_inserted = milkymist_memcard_set_inserted; | 
					
						
							|  |  |  |     sbc->set_readonly = milkymist_memcard_set_readonly; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static const TypeInfo milkymist_sdbus_info = { | 
					
						
							|  |  |  |     .name = TYPE_MILKYMIST_SDBUS, | 
					
						
							|  |  |  |     .parent = TYPE_SD_BUS, | 
					
						
							|  |  |  |     .instance_size = sizeof(SDBus), | 
					
						
							|  |  |  |     .class_init = milkymist_sdbus_class_init, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void milkymist_memcard_register_types(void) | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     type_register_static(&milkymist_memcard_info); | 
					
						
							| 
									
										
										
										
											2020-07-05 23:03:34 +02:00
										 |  |  |     type_register_static(&milkymist_sdbus_info); | 
					
						
							| 
									
										
										
										
											2011-03-07 23:32:34 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(milkymist_memcard_register_types) |