| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * QEMU Sparc Sun4m ECC memory controller emulation | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2007 Robert Reif | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2009-07-12 08:16:55 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:17:17 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/sysbus.h"
 | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  | #include "trace.h"
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* There are 3 versions of this chip used in SMP sun4m systems:
 | 
					
						
							|  |  |  |  * MCC (version 0, implementation 0) SS-600MP | 
					
						
							|  |  |  |  * EMC (version 0, implementation 1) SS-10 | 
					
						
							|  |  |  |  * SMC (version 0, implementation 2) SS-10SX and SS-20 | 
					
						
							| 
									
										
										
										
											2009-10-24 15:27:28 +00:00
										 |  |  |  * | 
					
						
							|  |  |  |  * Chipset docs: | 
					
						
							|  |  |  |  * "Sun-4M System Architecture (revision 2.0) by Chuck Narad", 950-1373-01, | 
					
						
							|  |  |  |  * http://mediacast.sun.com/users/Barton808/media/Sun4M_SystemArchitecture_edited2.pdf
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  | #define ECC_MCC        0x00000000
 | 
					
						
							|  |  |  | #define ECC_EMC        0x10000000
 | 
					
						
							|  |  |  | #define ECC_SMC        0x20000000
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  | /* Register indexes */ | 
					
						
							|  |  |  | #define ECC_MER        0               /* Memory Enable Register */
 | 
					
						
							|  |  |  | #define ECC_MDR        1               /* Memory Delay Register */
 | 
					
						
							|  |  |  | #define ECC_MFSR       2               /* Memory Fault Status Register */
 | 
					
						
							|  |  |  | #define ECC_VCR        3               /* Video Configuration Register */
 | 
					
						
							|  |  |  | #define ECC_MFAR0      4               /* Memory Fault Address Register 0 */
 | 
					
						
							|  |  |  | #define ECC_MFAR1      5               /* Memory Fault Address Register 1 */
 | 
					
						
							|  |  |  | #define ECC_DR         6               /* Diagnostic Register */
 | 
					
						
							|  |  |  | #define ECC_ECR0       7               /* Event Count Register 0 */
 | 
					
						
							|  |  |  | #define ECC_ECR1       8               /* Event Count Register 1 */
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* ECC fault control register */ | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_MER_EE     0x00000001      /* Enable ECC checking */
 | 
					
						
							| 
									
										
										
										
											2008-05-12 16:13:33 +00:00
										 |  |  | #define ECC_MER_EI     0x00000002      /* Enable Interrupts on
 | 
					
						
							|  |  |  |                                           correctable errors */ | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_MER_MRR0   0x00000004      /* SIMM 0 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR1   0x00000008      /* SIMM 1 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR2   0x00000010      /* SIMM 2 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR3   0x00000020      /* SIMM 3 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR4   0x00000040      /* SIMM 4 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR5   0x00000080      /* SIMM 5 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR6   0x00000100      /* SIMM 6 */
 | 
					
						
							|  |  |  | #define ECC_MER_MRR7   0x00000200      /* SIMM 7 */
 | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  | #define ECC_MER_REU    0x00000100      /* Memory Refresh Enable (600MP) */
 | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_MER_MRR    0x000003fc      /* MRR mask */
 | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  | #define ECC_MER_A      0x00000400      /* Memory controller addr map select */
 | 
					
						
							| 
									
										
										
										
											2008-05-12 16:13:33 +00:00
										 |  |  | #define ECC_MER_DCI    0x00000800      /* Disables Coherent Invalidate ACK */
 | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_MER_VER    0x0f000000      /* Version */
 | 
					
						
							|  |  |  | #define ECC_MER_IMPL   0xf0000000      /* Implementation */
 | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  | #define ECC_MER_MASK_0 0x00000103      /* Version 0 (MCC) mask */
 | 
					
						
							|  |  |  | #define ECC_MER_MASK_1 0x00000bff      /* Version 1 (EMC) mask */
 | 
					
						
							|  |  |  | #define ECC_MER_MASK_2 0x00000bff      /* Version 2 (SMC) mask */
 | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* ECC memory delay register */ | 
					
						
							|  |  |  | #define ECC_MDR_RRI    0x000003ff      /* Refresh Request Interval */
 | 
					
						
							|  |  |  | #define ECC_MDR_MI     0x00001c00      /* MIH Delay */
 | 
					
						
							|  |  |  | #define ECC_MDR_CI     0x0000e000      /* Coherent Invalidate Delay */
 | 
					
						
							|  |  |  | #define ECC_MDR_MDL    0x001f0000      /* MBus Master arbitration delay */
 | 
					
						
							|  |  |  | #define ECC_MDR_MDH    0x03e00000      /* MBus Master arbitration delay */
 | 
					
						
							|  |  |  | #define ECC_MDR_GAD    0x7c000000      /* Graphics Arbitration Delay */
 | 
					
						
							|  |  |  | #define ECC_MDR_RSC    0x80000000      /* Refresh load control */
 | 
					
						
							|  |  |  | #define ECC_MDR_MASK   0x7fffffff
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* ECC fault status register */ | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_MFSR_CE    0x00000001      /* Correctable error */
 | 
					
						
							|  |  |  | #define ECC_MFSR_BS    0x00000002      /* C2 graphics bad slot access */
 | 
					
						
							|  |  |  | #define ECC_MFSR_TO    0x00000004      /* Timeout on write */
 | 
					
						
							|  |  |  | #define ECC_MFSR_UE    0x00000008      /* Uncorrectable error */
 | 
					
						
							|  |  |  | #define ECC_MFSR_DW    0x000000f0      /* Index of double word in block */
 | 
					
						
							|  |  |  | #define ECC_MFSR_SYND  0x0000ff00      /* Syndrome for correctable error */
 | 
					
						
							|  |  |  | #define ECC_MFSR_ME    0x00010000      /* Multiple errors */
 | 
					
						
							|  |  |  | #define ECC_MFSR_C2ERR 0x00020000      /* C2 graphics error */
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* ECC fault address register 0 */ | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_MFAR0_PADDR 0x0000000f     /* PA[32-35] */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_TYPE  0x000000f0     /* Transaction type */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_SIZE  0x00000700     /* Transaction size */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_CACHE 0x00000800     /* Mapped cacheable */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_LOCK  0x00001000     /* Error occurred in atomic cycle */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_BMODE 0x00002000     /* Boot mode */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_VADDR 0x003fc000     /* VA[12-19] (superset bits) */
 | 
					
						
							|  |  |  | #define ECC_MFAR0_S     0x08000000     /* Supervisor mode */
 | 
					
						
							|  |  |  | #define ECC_MFARO_MID   0xf0000000     /* Module ID */
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* ECC diagnostic register */ | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | #define ECC_DR_CBX     0x00000001
 | 
					
						
							|  |  |  | #define ECC_DR_CB0     0x00000002
 | 
					
						
							|  |  |  | #define ECC_DR_CB1     0x00000004
 | 
					
						
							|  |  |  | #define ECC_DR_CB2     0x00000008
 | 
					
						
							|  |  |  | #define ECC_DR_CB4     0x00000010
 | 
					
						
							|  |  |  | #define ECC_DR_CB8     0x00000020
 | 
					
						
							|  |  |  | #define ECC_DR_CB16    0x00000040
 | 
					
						
							|  |  |  | #define ECC_DR_CB32    0x00000080
 | 
					
						
							|  |  |  | #define ECC_DR_DMODE   0x00000c00
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define ECC_NREGS      9
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | #define ECC_SIZE       (ECC_NREGS * sizeof(uint32_t))
 | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #define ECC_DIAG_SIZE  4
 | 
					
						
							|  |  |  | #define ECC_DIAG_MASK  (ECC_DIAG_SIZE - 1)
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  | #define TYPE_ECC_MEMCTL "eccmemctl"
 | 
					
						
							|  |  |  | #define ECC_MEMCTL(obj) OBJECT_CHECK(ECCState, (obj), TYPE_ECC_MEMCTL)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | typedef struct ECCState { | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     SysBusDevice parent_obj; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  |     MemoryRegion iomem, iomem_diag; | 
					
						
							| 
									
										
										
										
											2008-01-17 21:04:16 +00:00
										 |  |  |     qemu_irq irq; | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |     uint32_t regs[ECC_NREGS]; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     uint8_t diag[ECC_DIAG_SIZE]; | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  |     uint32_t version; | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | } ECCState; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void ecc_mem_write(void *opaque, hwaddr addr, uint64_t val, | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  |                           unsigned size) | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     ECCState *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-02 17:47:02 +00:00
										 |  |  |     switch (addr >> 2) { | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MER: | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  |         if (s->version == ECC_MCC) | 
					
						
							|  |  |  |             s->regs[ECC_MER] = (val & ECC_MER_MASK_0); | 
					
						
							|  |  |  |         else if (s->version == ECC_EMC) | 
					
						
							|  |  |  |             s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_1); | 
					
						
							|  |  |  |         else if (s->version == ECC_SMC) | 
					
						
							|  |  |  |             s->regs[ECC_MER] = s->version | (val & ECC_MER_MASK_2); | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_mer(val); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MDR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         s->regs[ECC_MDR] =  val & ECC_MDR_MASK; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_mdr(val); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MFSR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         s->regs[ECC_MFSR] =  val; | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  |         qemu_irq_lower(s->irq); | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_mfsr(val); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_VCR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         s->regs[ECC_VCR] =  val; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_vcr(val); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_DR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         s->regs[ECC_DR] =  val; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_dr(val); | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case ECC_ECR0: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         s->regs[ECC_ECR0] =  val; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_ecr0(val); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_ECR1: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         s->regs[ECC_ECR0] =  val; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_writel_ecr1(val); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint64_t ecc_mem_read(void *opaque, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  |                              unsigned size) | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     ECCState *s = opaque; | 
					
						
							|  |  |  |     uint32_t ret = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-12-02 17:47:02 +00:00
										 |  |  |     switch (addr >> 2) { | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MER: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_MER]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_mer(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MDR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_MDR]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_mdr(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MFSR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_MFSR]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_mfsr(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_VCR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_VCR]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_vcr(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MFAR0: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_MFAR0]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_mfar0(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_MFAR1: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_MFAR1]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_mfar1(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_DR: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_DR]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_dr(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     case ECC_ECR0: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_ECR0]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_ecr0(ret); | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case ECC_ECR1: | 
					
						
							| 
									
										
										
										
											2008-06-19 17:38:15 +00:00
										 |  |  |         ret = s->regs[ECC_ECR0]; | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |         trace_ecc_mem_readl_ecr1(ret); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  | static const MemoryRegionOps ecc_mem_ops = { | 
					
						
							|  |  |  |     .read = ecc_mem_read, | 
					
						
							|  |  |  |     .write = ecc_mem_write, | 
					
						
							|  |  |  |     .endianness = DEVICE_NATIVE_ENDIAN, | 
					
						
							|  |  |  |     .valid = { | 
					
						
							|  |  |  |         .min_access_size = 4, | 
					
						
							|  |  |  |         .max_access_size = 4, | 
					
						
							|  |  |  |     }, | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void ecc_diag_mem_write(void *opaque, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  |                                uint64_t val, unsigned size) | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     ECCState *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |     trace_ecc_diag_mem_writeb(addr, val); | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     s->diag[addr & ECC_DIAG_MASK] = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint64_t ecc_diag_mem_read(void *opaque, hwaddr addr, | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  |                                   unsigned size) | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     ECCState *s = opaque; | 
					
						
							| 
									
										
										
										
											2008-12-02 17:47:02 +00:00
										 |  |  |     uint32_t ret = s->diag[(int)addr]; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-10-31 09:24:14 +00:00
										 |  |  |     trace_ecc_diag_mem_readb(addr, ret); | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  | static const MemoryRegionOps ecc_diag_mem_ops = { | 
					
						
							|  |  |  |     .read = ecc_diag_mem_read, | 
					
						
							|  |  |  |     .write = ecc_diag_mem_write, | 
					
						
							|  |  |  |     .endianness = DEVICE_NATIVE_ENDIAN, | 
					
						
							|  |  |  |     .valid = { | 
					
						
							|  |  |  |         .min_access_size = 1, | 
					
						
							|  |  |  |         .max_access_size = 1, | 
					
						
							|  |  |  |     }, | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-29 16:36:58 +03:00
										 |  |  | static const VMStateDescription vmstate_ecc = { | 
					
						
							|  |  |  |     .name ="ECC", | 
					
						
							|  |  |  |     .version_id = 3, | 
					
						
							|  |  |  |     .minimum_version_id = 3, | 
					
						
							| 
									
										
										
										
											2014-04-16 16:01:33 +02:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2009-08-29 16:36:58 +03:00
										 |  |  |         VMSTATE_UINT32_ARRAY(regs, ECCState, ECC_NREGS), | 
					
						
							|  |  |  |         VMSTATE_BUFFER(diag, ECCState), | 
					
						
							|  |  |  |         VMSTATE_UINT32(version, ECCState), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-24 14:14:39 +00:00
										 |  |  | static void ecc_reset(DeviceState *d) | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     ECCState *s = ECC_MEMCTL(d); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     if (s->version == ECC_MCC) { | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  |         s->regs[ECC_MER] &= ECC_MER_REU; | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2008-12-23 15:08:13 +00:00
										 |  |  |         s->regs[ECC_MER] &= (ECC_MER_VER | ECC_MER_IMPL | ECC_MER_MRR | | 
					
						
							|  |  |  |                              ECC_MER_DCI); | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     s->regs[ECC_MDR] = 0x20; | 
					
						
							|  |  |  |     s->regs[ECC_MFSR] = 0; | 
					
						
							|  |  |  |     s->regs[ECC_VCR] = 0; | 
					
						
							|  |  |  |     s->regs[ECC_MFAR0] = 0x07c00000; | 
					
						
							|  |  |  |     s->regs[ECC_MFAR1] = 0; | 
					
						
							|  |  |  |     s->regs[ECC_DR] = 0; | 
					
						
							|  |  |  |     s->regs[ECC_ECR0] = 0; | 
					
						
							|  |  |  |     s->regs[ECC_ECR1] = 0; | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-14 10:36:05 +02:00
										 |  |  | static int ecc_init1(SysBusDevice *dev) | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     ECCState *s = ECC_MEMCTL(dev); | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-07-12 08:16:55 +00:00
										 |  |  |     sysbus_init_irq(dev, &s->irq); | 
					
						
							|  |  |  |     s->regs[0] = s->version; | 
					
						
							| 
									
										
										
										
											2013-06-06 21:25:08 -04:00
										 |  |  |     memory_region_init_io(&s->iomem, OBJECT(dev), &ecc_mem_ops, s, "ecc", ECC_SIZE); | 
					
						
							| 
									
										
										
										
											2011-11-27 11:38:10 +02:00
										 |  |  |     sysbus_init_mmio(dev, &s->iomem); | 
					
						
							| 
									
										
										
										
											2009-07-12 08:16:55 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (s->version == ECC_MCC) { // SS-600MP only
 | 
					
						
							| 
									
										
										
										
											2013-06-06 21:25:08 -04:00
										 |  |  |         memory_region_init_io(&s->iomem_diag, OBJECT(dev), &ecc_diag_mem_ops, s, | 
					
						
							| 
									
										
										
										
											2011-11-14 11:17:21 +02:00
										 |  |  |                               "ecc.diag", ECC_DIAG_SIZE); | 
					
						
							| 
									
										
										
										
											2011-11-27 11:38:10 +02:00
										 |  |  |         sysbus_init_mmio(dev, &s->iomem_diag); | 
					
						
							| 
									
										
										
										
											2008-05-06 16:33:45 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2009-10-24 14:14:39 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-08-14 10:36:05 +02:00
										 |  |  |     return 0; | 
					
						
							| 
									
										
										
										
											2007-12-09 17:03:50 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2009-07-12 08:16:55 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | static Property ecc_properties[] = { | 
					
						
							| 
									
										
										
										
											2014-02-08 11:01:53 +01:00
										 |  |  |     DEFINE_PROP_UINT32("version", ECCState, version, -1), | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  |     DEFINE_PROP_END_OF_LIST(), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void ecc_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  |     SysBusDeviceClass *k = SYS_BUS_DEVICE_CLASS(klass); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     k->init = ecc_init1; | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     dc->reset = ecc_reset; | 
					
						
							|  |  |  |     dc->vmsd = &vmstate_ecc; | 
					
						
							|  |  |  |     dc->props = ecc_properties; | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-10 16:19:07 +01:00
										 |  |  | static const TypeInfo ecc_info = { | 
					
						
							| 
									
										
										
										
											2013-07-26 21:39:54 +02:00
										 |  |  |     .name          = TYPE_ECC_MEMCTL, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .parent        = TYPE_SYS_BUS_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(ECCState), | 
					
						
							|  |  |  |     .class_init    = ecc_class_init, | 
					
						
							| 
									
										
										
										
											2009-07-15 13:43:31 +02:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void ecc_register_types(void) | 
					
						
							| 
									
										
										
										
											2009-07-12 08:16:55 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     type_register_static(&ecc_info); | 
					
						
							| 
									
										
										
										
											2009-07-12 08:16:55 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(ecc_register_types) |