| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | /**
 | 
					
						
							|  |  |  |  * QEMU RTL8139 emulation | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |  * Copyright (c) 2006 Igor Kovalenko | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |  * Modifications: | 
					
						
							|  |  |  |  *  2006-Jan-28  Mark Malakanov :   TSAD and CSCR implementation (for Windows driver) | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |  *  2006-Apr-28  Juergen Lock   :   EEPROM emulation changes for FreeBSD driver | 
					
						
							|  |  |  |  *                                  HW revision ID changes for FreeBSD driver | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |  *  2006-Jul-01  Igor Kovalenko :   Implemented loopback mode for FreeBSD driver | 
					
						
							|  |  |  |  *                                  Corrected packet transfer reassembly routine for 8139C+ mode | 
					
						
							|  |  |  |  *                                  Rearranged debugging print statements | 
					
						
							|  |  |  |  *                                  Implemented PCI timer interrupt (disabled by default) | 
					
						
							|  |  |  |  *                                  Implemented Tally Counters, increased VM load/save version | 
					
						
							|  |  |  |  *                                  Implemented IP/TCP/UDP checksum task offloading | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |  * | 
					
						
							|  |  |  |  *  2006-Jul-04  Igor Kovalenko :   Implemented TCP segmentation offloading | 
					
						
							|  |  |  |  *                                  Fixed MTU=1500 for produced ethernet frames | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  *  2006-Jul-09  Igor Kovalenko :   Fixed TCP header length calculation while processing | 
					
						
							|  |  |  |  *                                  segmentation offloading | 
					
						
							|  |  |  |  *                                  Removed slirp.h dependency | 
					
						
							|  |  |  |  *                                  Added rx/tx buffer reset when enabling rx/tx operation | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |  * | 
					
						
							|  |  |  |  *  2010-Feb-04  Frediano Ziglio:   Rewrote timer support using QEMU timer only | 
					
						
							| 
									
										
										
										
											2015-08-26 12:17:13 +01:00
										 |  |  |  *                                  when strictly needed (required for | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |  *                                  Darwin) | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |  *  2011-Mar-22  Benjamin Poirier:  Implemented VLAN offloading | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:21 -04:00
										 |  |  | /* For crc32 */ | 
					
						
							| 
									
										
										
										
											2016-01-26 18:17:11 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:21 -04:00
										 |  |  | #include <zlib.h>
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/hw.h"
 | 
					
						
							|  |  |  | #include "hw/pci/pci.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:04 +01:00
										 |  |  | #include "sysemu/dma.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:00 +01:00
										 |  |  | #include "qemu/timer.h"
 | 
					
						
							| 
									
										
										
										
											2012-10-24 08:43:34 +02:00
										 |  |  | #include "net/net.h"
 | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:55 +01:00
										 |  |  | #include "net/eth.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/loader.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:04 +01:00
										 |  |  | #include "sysemu/sysemu.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:00 +01:00
										 |  |  | #include "qemu/iov.h"
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* debug RTL8139 card */ | 
					
						
							|  |  |  | //#define DEBUG_RTL8139 1
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-08-24 19:29:45 +02:00
										 |  |  | #define PCI_PERIOD 30    /* 30 ns period = 33.333333 Mhz frequency */
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | #define SET_MASKED(input, mask, curr) \
 | 
					
						
							|  |  |  |     ( ( (input) & ~(mask) ) | ( (curr) & (mask) ) ) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* arg % size for size which is a power of 2 */ | 
					
						
							|  |  |  | #define MOD2(input, size) \
 | 
					
						
							|  |  |  |     ( ( input ) & ( size - 1 )  ) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  | #define ETHER_TYPE_LEN 2
 | 
					
						
							|  |  |  | #define ETH_MTU     1500
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define VLAN_TCI_LEN 2
 | 
					
						
							|  |  |  | #define VLAN_HLEN (ETHER_TYPE_LEN + VLAN_TCI_LEN)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | #if defined (DEBUG_RTL8139)
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  | #  define DPRINTF(fmt, ...) \
 | 
					
						
							|  |  |  |     do { fprintf(stderr, "RTL8139: " fmt, ## __VA_ARGS__); } while (0) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:17:48 +02:00
										 |  |  | static inline GCC_FMT_ATTR(1, 2) int DPRINTF(const char *fmt, ...) | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:02 -04:00
										 |  |  | { | 
					
						
							|  |  |  |     return 0; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  | #define TYPE_RTL8139 "rtl8139"
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define RTL8139(obj) \
 | 
					
						
							|  |  |  |      OBJECT_CHECK(RTL8139State, (obj), TYPE_RTL8139) | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | /* Symbolic offsets to registers. */ | 
					
						
							|  |  |  | enum RTL8139_registers { | 
					
						
							|  |  |  |     MAC0 = 0,        /* Ethernet hardware address. */ | 
					
						
							|  |  |  |     MAR0 = 8,        /* Multicast filter. */ | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     TxStatus0 = 0x10,/* Transmit status (Four 32bit registers). C mode only */ | 
					
						
							|  |  |  |                      /* Dump Tally Conter control register(64bit). C+ mode only */ | 
					
						
							|  |  |  |     TxAddr0 = 0x20,  /* Tx descriptors (also four 32bit). */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     RxBuf = 0x30, | 
					
						
							|  |  |  |     ChipCmd = 0x37, | 
					
						
							|  |  |  |     RxBufPtr = 0x38, | 
					
						
							|  |  |  |     RxBufAddr = 0x3A, | 
					
						
							|  |  |  |     IntrMask = 0x3C, | 
					
						
							|  |  |  |     IntrStatus = 0x3E, | 
					
						
							|  |  |  |     TxConfig = 0x40, | 
					
						
							|  |  |  |     RxConfig = 0x44, | 
					
						
							|  |  |  |     Timer = 0x48,        /* A general-purpose counter. */ | 
					
						
							|  |  |  |     RxMissed = 0x4C,    /* 24 bits valid, write clears. */ | 
					
						
							|  |  |  |     Cfg9346 = 0x50, | 
					
						
							|  |  |  |     Config0 = 0x51, | 
					
						
							|  |  |  |     Config1 = 0x52, | 
					
						
							|  |  |  |     FlashReg = 0x54, | 
					
						
							|  |  |  |     MediaStatus = 0x58, | 
					
						
							|  |  |  |     Config3 = 0x59, | 
					
						
							|  |  |  |     Config4 = 0x5A,        /* absent on RTL-8139A */ | 
					
						
							|  |  |  |     HltClk = 0x5B, | 
					
						
							|  |  |  |     MultiIntr = 0x5C, | 
					
						
							|  |  |  |     PCIRevisionID = 0x5E, | 
					
						
							|  |  |  |     TxSummary = 0x60, /* TSAD register. Transmit Status of All Descriptors*/ | 
					
						
							|  |  |  |     BasicModeCtrl = 0x62, | 
					
						
							|  |  |  |     BasicModeStatus = 0x64, | 
					
						
							|  |  |  |     NWayAdvert = 0x66, | 
					
						
							|  |  |  |     NWayLPAR = 0x68, | 
					
						
							|  |  |  |     NWayExpansion = 0x6A, | 
					
						
							|  |  |  |     /* Undocumented registers, but required for proper operation. */ | 
					
						
							|  |  |  |     FIFOTMS = 0x70,        /* FIFO Control and test. */ | 
					
						
							|  |  |  |     CSCR = 0x74,        /* Chip Status and Configuration Register. */ | 
					
						
							|  |  |  |     PARA78 = 0x78, | 
					
						
							|  |  |  |     PARA7c = 0x7c,        /* Magic transceiver parameter register. */ | 
					
						
							|  |  |  |     Config5 = 0xD8,        /* absent on RTL-8139A */ | 
					
						
							|  |  |  |     /* C+ mode */ | 
					
						
							|  |  |  |     TxPoll        = 0xD9,    /* Tell chip to check Tx descriptors for work */ | 
					
						
							|  |  |  |     RxMaxSize    = 0xDA, /* Max size of an Rx packet (8169 only) */ | 
					
						
							|  |  |  |     CpCmd        = 0xE0, /* C+ Command register (C+ mode only) */ | 
					
						
							|  |  |  |     IntrMitigate    = 0xE2,    /* rx/tx interrupt mitigation control */ | 
					
						
							|  |  |  |     RxRingAddrLO    = 0xE4, /* 64-bit start addr of Rx ring */ | 
					
						
							|  |  |  |     RxRingAddrHI    = 0xE8, /* 64-bit start addr of Rx ring */ | 
					
						
							|  |  |  |     TxThresh    = 0xEC, /* Early Tx threshold */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum ClearBitMasks { | 
					
						
							|  |  |  |     MultiIntrClear = 0xF000, | 
					
						
							|  |  |  |     ChipCmdClear = 0xE2, | 
					
						
							|  |  |  |     Config1Clear = (1<<7)|(1<<6)|(1<<3)|(1<<2)|(1<<1), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum ChipCmdBits { | 
					
						
							|  |  |  |     CmdReset = 0x10, | 
					
						
							|  |  |  |     CmdRxEnb = 0x08, | 
					
						
							|  |  |  |     CmdTxEnb = 0x04, | 
					
						
							|  |  |  |     RxBufEmpty = 0x01, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* C+ mode */ | 
					
						
							|  |  |  | enum CplusCmdBits { | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     CPlusRxVLAN   = 0x0040, /* enable receive VLAN detagging */ | 
					
						
							|  |  |  |     CPlusRxChkSum = 0x0020, /* enable receive checksum offloading */ | 
					
						
							|  |  |  |     CPlusRxEnb    = 0x0002, | 
					
						
							|  |  |  |     CPlusTxEnb    = 0x0001, | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Interrupt register bits, using my own meaningful names. */ | 
					
						
							|  |  |  | enum IntrStatusBits { | 
					
						
							|  |  |  |     PCIErr = 0x8000, | 
					
						
							|  |  |  |     PCSTimeout = 0x4000, | 
					
						
							|  |  |  |     RxFIFOOver = 0x40, | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  |     RxUnderrun = 0x20, /* Packet Underrun / Link Change */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     RxOverflow = 0x10, | 
					
						
							|  |  |  |     TxErr = 0x08, | 
					
						
							|  |  |  |     TxOK = 0x04, | 
					
						
							|  |  |  |     RxErr = 0x02, | 
					
						
							|  |  |  |     RxOK = 0x01, | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     RxAckBits = RxFIFOOver | RxOverflow | RxOK, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum TxStatusBits { | 
					
						
							|  |  |  |     TxHostOwns = 0x2000, | 
					
						
							|  |  |  |     TxUnderrun = 0x4000, | 
					
						
							|  |  |  |     TxStatOK = 0x8000, | 
					
						
							|  |  |  |     TxOutOfWindow = 0x20000000, | 
					
						
							|  |  |  |     TxAborted = 0x40000000, | 
					
						
							|  |  |  |     TxCarrierLost = 0x80000000, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | enum RxStatusBits { | 
					
						
							|  |  |  |     RxMulticast = 0x8000, | 
					
						
							|  |  |  |     RxPhysical = 0x4000, | 
					
						
							|  |  |  |     RxBroadcast = 0x2000, | 
					
						
							|  |  |  |     RxBadSymbol = 0x0020, | 
					
						
							|  |  |  |     RxRunt = 0x0010, | 
					
						
							|  |  |  |     RxTooLong = 0x0008, | 
					
						
							|  |  |  |     RxCRCErr = 0x0004, | 
					
						
							|  |  |  |     RxBadAlign = 0x0002, | 
					
						
							|  |  |  |     RxStatusOK = 0x0001, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bits in RxConfig. */ | 
					
						
							|  |  |  | enum rx_mode_bits { | 
					
						
							|  |  |  |     AcceptErr = 0x20, | 
					
						
							|  |  |  |     AcceptRunt = 0x10, | 
					
						
							|  |  |  |     AcceptBroadcast = 0x08, | 
					
						
							|  |  |  |     AcceptMulticast = 0x04, | 
					
						
							|  |  |  |     AcceptMyPhys = 0x02, | 
					
						
							|  |  |  |     AcceptAllPhys = 0x01, | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bits in TxConfig. */ | 
					
						
							|  |  |  | enum tx_config_bits { | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* Interframe Gap Time. Only TxIFG96 doesn't violate IEEE 802.3 */ | 
					
						
							|  |  |  |         TxIFGShift = 24, | 
					
						
							|  |  |  |         TxIFG84 = (0 << TxIFGShift),    /* 8.4us / 840ns (10 / 100Mbps) */ | 
					
						
							|  |  |  |         TxIFG88 = (1 << TxIFGShift),    /* 8.8us / 880ns (10 / 100Mbps) */ | 
					
						
							|  |  |  |         TxIFG92 = (2 << TxIFGShift),    /* 9.2us / 920ns (10 / 100Mbps) */ | 
					
						
							|  |  |  |         TxIFG96 = (3 << TxIFGShift),    /* 9.6us / 960ns (10 / 100Mbps) */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     TxLoopBack = (1 << 18) | (1 << 17), /* enable loopback test mode */ | 
					
						
							|  |  |  |     TxCRC = (1 << 16),    /* DISABLE appending CRC to end of Tx packets */ | 
					
						
							|  |  |  |     TxClearAbt = (1 << 0),    /* Clear abort (WO) */ | 
					
						
							|  |  |  |     TxDMAShift = 8,        /* DMA burst value (0-7) is shifted this many bits */ | 
					
						
							|  |  |  |     TxRetryShift = 4,    /* TXRR value (0-15) is shifted this many bits */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     TxVersionMask = 0x7C800000, /* mask out version bits 30-26, 23 */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Transmit Status of All Descriptors (TSAD) Register */ | 
					
						
							|  |  |  | enum TSAD_bits { | 
					
						
							|  |  |  |  TSAD_TOK3 = 1<<15, // TOK bit of Descriptor 3
 | 
					
						
							|  |  |  |  TSAD_TOK2 = 1<<14, // TOK bit of Descriptor 2
 | 
					
						
							|  |  |  |  TSAD_TOK1 = 1<<13, // TOK bit of Descriptor 1
 | 
					
						
							|  |  |  |  TSAD_TOK0 = 1<<12, // TOK bit of Descriptor 0
 | 
					
						
							|  |  |  |  TSAD_TUN3 = 1<<11, // TUN bit of Descriptor 3
 | 
					
						
							|  |  |  |  TSAD_TUN2 = 1<<10, // TUN bit of Descriptor 2
 | 
					
						
							|  |  |  |  TSAD_TUN1 = 1<<9, // TUN bit of Descriptor 1
 | 
					
						
							|  |  |  |  TSAD_TUN0 = 1<<8, // TUN bit of Descriptor 0
 | 
					
						
							|  |  |  |  TSAD_TABT3 = 1<<07, // TABT bit of Descriptor 3
 | 
					
						
							|  |  |  |  TSAD_TABT2 = 1<<06, // TABT bit of Descriptor 2
 | 
					
						
							|  |  |  |  TSAD_TABT1 = 1<<05, // TABT bit of Descriptor 1
 | 
					
						
							|  |  |  |  TSAD_TABT0 = 1<<04, // TABT bit of Descriptor 0
 | 
					
						
							|  |  |  |  TSAD_OWN3 = 1<<03, // OWN bit of Descriptor 3
 | 
					
						
							|  |  |  |  TSAD_OWN2 = 1<<02, // OWN bit of Descriptor 2
 | 
					
						
							|  |  |  |  TSAD_OWN1 = 1<<01, // OWN bit of Descriptor 1
 | 
					
						
							|  |  |  |  TSAD_OWN0 = 1<<00, // OWN bit of Descriptor 0
 | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bits in Config1 */ | 
					
						
							|  |  |  | enum Config1Bits { | 
					
						
							|  |  |  |     Cfg1_PM_Enable = 0x01, | 
					
						
							|  |  |  |     Cfg1_VPD_Enable = 0x02, | 
					
						
							|  |  |  |     Cfg1_PIO = 0x04, | 
					
						
							|  |  |  |     Cfg1_MMIO = 0x08, | 
					
						
							|  |  |  |     LWAKE = 0x10,        /* not on 8139, 8139A */ | 
					
						
							|  |  |  |     Cfg1_Driver_Load = 0x20, | 
					
						
							|  |  |  |     Cfg1_LED0 = 0x40, | 
					
						
							|  |  |  |     Cfg1_LED1 = 0x80, | 
					
						
							|  |  |  |     SLEEP = (1 << 1),    /* only on 8139, 8139A */ | 
					
						
							|  |  |  |     PWRDN = (1 << 0),    /* only on 8139, 8139A */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bits in Config3 */ | 
					
						
							|  |  |  | enum Config3Bits { | 
					
						
							|  |  |  |     Cfg3_FBtBEn    = (1 << 0), /* 1 = Fast Back to Back */ | 
					
						
							|  |  |  |     Cfg3_FuncRegEn = (1 << 1), /* 1 = enable CardBus Function registers */ | 
					
						
							|  |  |  |     Cfg3_CLKRUN_En = (1 << 2), /* 1 = enable CLKRUN */ | 
					
						
							|  |  |  |     Cfg3_CardB_En  = (1 << 3), /* 1 = enable CardBus registers */ | 
					
						
							|  |  |  |     Cfg3_LinkUp    = (1 << 4), /* 1 = wake up on link up */ | 
					
						
							|  |  |  |     Cfg3_Magic     = (1 << 5), /* 1 = wake up on Magic Packet (tm) */ | 
					
						
							|  |  |  |     Cfg3_PARM_En   = (1 << 6), /* 0 = software can set twister parameters */ | 
					
						
							|  |  |  |     Cfg3_GNTSel    = (1 << 7), /* 1 = delay 1 clock from PCI GNT signal */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bits in Config4 */ | 
					
						
							|  |  |  | enum Config4Bits { | 
					
						
							|  |  |  |     LWPTN = (1 << 2),    /* not on 8139, 8139A */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Bits in Config5 */ | 
					
						
							|  |  |  | enum Config5Bits { | 
					
						
							|  |  |  |     Cfg5_PME_STS     = (1 << 0), /* 1 = PCI reset resets PME_Status */ | 
					
						
							|  |  |  |     Cfg5_LANWake     = (1 << 1), /* 1 = enable LANWake signal */ | 
					
						
							|  |  |  |     Cfg5_LDPS        = (1 << 2), /* 0 = save power when link is down */ | 
					
						
							|  |  |  |     Cfg5_FIFOAddrPtr = (1 << 3), /* Realtek internal SRAM testing */ | 
					
						
							|  |  |  |     Cfg5_UWF         = (1 << 4), /* 1 = accept unicast wakeup frame */ | 
					
						
							|  |  |  |     Cfg5_MWF         = (1 << 5), /* 1 = accept multicast wakeup frame */ | 
					
						
							|  |  |  |     Cfg5_BWF         = (1 << 6), /* 1 = accept broadcast wakeup frame */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum RxConfigBits { | 
					
						
							|  |  |  |     /* rx fifo threshold */ | 
					
						
							|  |  |  |     RxCfgFIFOShift = 13, | 
					
						
							|  |  |  |     RxCfgFIFONone = (7 << RxCfgFIFOShift), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Max DMA burst */ | 
					
						
							|  |  |  |     RxCfgDMAShift = 8, | 
					
						
							|  |  |  |     RxCfgDMAUnlimited = (7 << RxCfgDMAShift), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* rx ring buffer length */ | 
					
						
							|  |  |  |     RxCfgRcv8K = 0, | 
					
						
							|  |  |  |     RxCfgRcv16K = (1 << 11), | 
					
						
							|  |  |  |     RxCfgRcv32K = (1 << 12), | 
					
						
							|  |  |  |     RxCfgRcv64K = (1 << 11) | (1 << 12), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Disable packet wrap at end of Rx buffer. (not possible with 64k) */ | 
					
						
							|  |  |  |     RxNoWrap = (1 << 7), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Twister tuning parameters from RealTek.
 | 
					
						
							|  |  |  |    Completely undocumented, but required to tune bad links on some boards. */ | 
					
						
							|  |  |  | /*
 | 
					
						
							|  |  |  | enum CSCRBits { | 
					
						
							|  |  |  |     CSCR_LinkOKBit = 0x0400, | 
					
						
							|  |  |  |     CSCR_LinkChangeBit = 0x0800, | 
					
						
							|  |  |  |     CSCR_LinkStatusBits = 0x0f000, | 
					
						
							|  |  |  |     CSCR_LinkDownOffCmd = 0x003c0, | 
					
						
							|  |  |  |     CSCR_LinkDownCmd = 0x0f3c0, | 
					
						
							|  |  |  | */ | 
					
						
							|  |  |  | enum CSCRBits { | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |     CSCR_Testfun = 1<<15, /* 1 = Auto-neg speeds up internal timer, WO, def 0 */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     CSCR_LD  = 1<<9,  /* Active low TPI link disable signal. When low, TPI still transmits link pulses and TPI stays in good link state. def 1*/ | 
					
						
							|  |  |  |     CSCR_HEART_BIT = 1<<8,  /* 1 = HEART BEAT enable, 0 = HEART BEAT disable. HEART BEAT function is only valid in 10Mbps mode. def 1*/ | 
					
						
							|  |  |  |     CSCR_JBEN = 1<<7,  /* 1 = enable jabber function. 0 = disable jabber function, def 1*/ | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |     CSCR_F_LINK_100 = 1<<6, /* Used to login force good link in 100Mbps for diagnostic purposes. 1 = DISABLE, 0 = ENABLE. def 1*/ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     CSCR_F_Connect  = 1<<5,  /* Assertion of this bit forces the disconnect function to be bypassed. def 0*/ | 
					
						
							|  |  |  |     CSCR_Con_status = 1<<3, /* This bit indicates the status of the connection. 1 = valid connected link detected; 0 = disconnected link detected. RO def 0*/ | 
					
						
							|  |  |  |     CSCR_Con_status_En = 1<<2, /* Assertion of this bit configures LED1 pin to indicate connection status. def 0*/ | 
					
						
							|  |  |  |     CSCR_PASS_SCR = 1<<0, /* Bypass Scramble, def 0*/ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum Cfg9346Bits { | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:59 +08:00
										 |  |  |     Cfg9346_Normal = 0x00, | 
					
						
							|  |  |  |     Cfg9346_Autoload = 0x40, | 
					
						
							|  |  |  |     Cfg9346_Programming = 0x80, | 
					
						
							|  |  |  |     Cfg9346_ConfigWrite = 0xC0, | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | typedef enum { | 
					
						
							|  |  |  |     CH_8139 = 0, | 
					
						
							|  |  |  |     CH_8139_K, | 
					
						
							|  |  |  |     CH_8139A, | 
					
						
							|  |  |  |     CH_8139A_G, | 
					
						
							|  |  |  |     CH_8139B, | 
					
						
							|  |  |  |     CH_8130, | 
					
						
							|  |  |  |     CH_8139C, | 
					
						
							|  |  |  |     CH_8100, | 
					
						
							|  |  |  |     CH_8100B_8139D, | 
					
						
							|  |  |  |     CH_8101, | 
					
						
							| 
									
										
										
										
											2009-10-01 16:12:16 -05:00
										 |  |  | } chip_t; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | enum chip_flags { | 
					
						
							|  |  |  |     HasHltClk = (1 << 0), | 
					
						
							|  |  |  |     HasLWake = (1 << 1), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define HW_REVID(b30, b29, b28, b27, b26, b23, b22) \
 | 
					
						
							|  |  |  |     (b30<<30 | b29<<29 | b28<<28 | b27<<27 | b26<<26 | b23<<23 | b22<<22) | 
					
						
							|  |  |  | #define HW_REVID_MASK    HW_REVID(1, 1, 1, 1, 1, 1, 1)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | #define RTL8139_PCI_REVID_8139      0x10
 | 
					
						
							|  |  |  | #define RTL8139_PCI_REVID_8139CPLUS 0x20
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define RTL8139_PCI_REVID           RTL8139_PCI_REVID_8139CPLUS
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | /* Size is 64 * 16bit words */ | 
					
						
							|  |  |  | #define EEPROM_9346_ADDR_BITS 6
 | 
					
						
							|  |  |  | #define EEPROM_9346_SIZE  (1 << EEPROM_9346_ADDR_BITS)
 | 
					
						
							|  |  |  | #define EEPROM_9346_ADDR_MASK (EEPROM_9346_SIZE - 1)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum Chip9346Operation | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     Chip9346_op_mask = 0xc0,          /* 10 zzzzzz */ | 
					
						
							|  |  |  |     Chip9346_op_read = 0x80,          /* 10 AAAAAA */ | 
					
						
							|  |  |  |     Chip9346_op_write = 0x40,         /* 01 AAAAAA D(15)..D(0) */ | 
					
						
							|  |  |  |     Chip9346_op_ext_mask = 0xf0,      /* 11 zzzzzz */ | 
					
						
							|  |  |  |     Chip9346_op_write_enable = 0x30,  /* 00 11zzzz */ | 
					
						
							|  |  |  |     Chip9346_op_write_all = 0x10,     /* 00 01zzzz */ | 
					
						
							|  |  |  |     Chip9346_op_write_disable = 0x00, /* 00 00zzzz */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | enum Chip9346Mode | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     Chip9346_none = 0, | 
					
						
							|  |  |  |     Chip9346_enter_command_mode, | 
					
						
							|  |  |  |     Chip9346_read_command, | 
					
						
							|  |  |  |     Chip9346_data_read,      /* from output register */ | 
					
						
							|  |  |  |     Chip9346_data_write,     /* to input register, then to contents at specified address */ | 
					
						
							|  |  |  |     Chip9346_data_write_all, /* to input register, then filling contents */ | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | typedef struct EEprom9346 | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint16_t contents[EEPROM_9346_SIZE]; | 
					
						
							|  |  |  |     int      mode; | 
					
						
							|  |  |  |     uint32_t tick; | 
					
						
							|  |  |  |     uint8_t  address; | 
					
						
							|  |  |  |     uint16_t input; | 
					
						
							|  |  |  |     uint16_t output; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint8_t eecs; | 
					
						
							|  |  |  |     uint8_t eesk; | 
					
						
							|  |  |  |     uint8_t eedi; | 
					
						
							|  |  |  |     uint8_t eedo; | 
					
						
							|  |  |  | } EEprom9346; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | typedef struct RTL8139TallyCounters | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* Tally counters */ | 
					
						
							|  |  |  |     uint64_t   TxOk; | 
					
						
							|  |  |  |     uint64_t   RxOk; | 
					
						
							|  |  |  |     uint64_t   TxERR; | 
					
						
							|  |  |  |     uint32_t   RxERR; | 
					
						
							|  |  |  |     uint16_t   MissPkt; | 
					
						
							|  |  |  |     uint16_t   FAE; | 
					
						
							|  |  |  |     uint32_t   Tx1Col; | 
					
						
							|  |  |  |     uint32_t   TxMCol; | 
					
						
							|  |  |  |     uint64_t   RxOkPhy; | 
					
						
							|  |  |  |     uint64_t   RxOkBrd; | 
					
						
							|  |  |  |     uint32_t   RxOkMul; | 
					
						
							|  |  |  |     uint16_t   TxAbt; | 
					
						
							|  |  |  |     uint16_t   TxUndrn; | 
					
						
							|  |  |  | } RTL8139TallyCounters; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Clears all tally counters */ | 
					
						
							|  |  |  | static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | typedef struct RTL8139State { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     /*< private >*/ | 
					
						
							|  |  |  |     PCIDevice parent_obj; | 
					
						
							|  |  |  |     /*< public >*/ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     uint8_t phys[8]; /* mac address */ | 
					
						
							|  |  |  |     uint8_t mult[8]; /* multicast mask array */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     uint32_t TxStatus[4]; /* TxStatus0 in C mode*/ /* also DTCCR[0] and DTCCR[1] in C+ mode */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     uint32_t TxAddr[4];   /* TxAddr0 */ | 
					
						
							|  |  |  |     uint32_t RxBuf;       /* Receive buffer */ | 
					
						
							|  |  |  |     uint32_t RxBufferSize;/* internal variable, receive ring buffer size in C mode */ | 
					
						
							|  |  |  |     uint32_t RxBufPtr; | 
					
						
							|  |  |  |     uint32_t RxBufAddr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint16_t IntrStatus; | 
					
						
							|  |  |  |     uint16_t IntrMask; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t TxConfig; | 
					
						
							|  |  |  |     uint32_t RxConfig; | 
					
						
							|  |  |  |     uint32_t RxMissed; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint16_t CSCR; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint8_t  Cfg9346; | 
					
						
							|  |  |  |     uint8_t  Config0; | 
					
						
							|  |  |  |     uint8_t  Config1; | 
					
						
							|  |  |  |     uint8_t  Config3; | 
					
						
							|  |  |  |     uint8_t  Config4; | 
					
						
							|  |  |  |     uint8_t  Config5; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint8_t  clock_enabled; | 
					
						
							|  |  |  |     uint8_t  bChipCmdState; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint16_t MultiIntr; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint16_t BasicModeCtrl; | 
					
						
							|  |  |  |     uint16_t BasicModeStatus; | 
					
						
							|  |  |  |     uint16_t NWayAdvert; | 
					
						
							|  |  |  |     uint16_t NWayLPAR; | 
					
						
							|  |  |  |     uint16_t NWayExpansion; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint16_t CpCmd; | 
					
						
							|  |  |  |     uint8_t  TxThresh; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-25 18:49:13 +00:00
										 |  |  |     NICState *nic; | 
					
						
							| 
									
										
										
										
											2009-10-21 15:25:34 +02:00
										 |  |  |     NICConf conf; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* C ring mode */ | 
					
						
							|  |  |  |     uint32_t   currTxDesc; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* C+ mode */ | 
					
						
							| 
									
										
										
										
											2009-01-13 15:20:14 +00:00
										 |  |  |     uint32_t   cplus_enabled; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     uint32_t   currCPlusRxDesc; | 
					
						
							|  |  |  |     uint32_t   currCPlusTxDesc; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t   RxRingAddrLO; | 
					
						
							|  |  |  |     uint32_t   RxRingAddrHI; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     EEprom9346 eeprom; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     uint32_t   TCTR; | 
					
						
							|  |  |  |     uint32_t   TimerInt; | 
					
						
							|  |  |  |     int64_t    TCTR_base; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Tally counters */ | 
					
						
							|  |  |  |     RTL8139TallyCounters tally_counters; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Non-persistent data */ | 
					
						
							|  |  |  |     uint8_t   *cplus_txbuffer; | 
					
						
							|  |  |  |     int        cplus_txbuffer_len; | 
					
						
							|  |  |  |     int        cplus_txbuffer_offset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* PCI interrupt timer */ | 
					
						
							|  |  |  |     QEMUTimer *timer; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:06 +03:00
										 |  |  |     MemoryRegion bar_io; | 
					
						
							|  |  |  |     MemoryRegion bar_mem; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-01-04 12:38:02 -07:00
										 |  |  |     /* Support migration to/from old versions */ | 
					
						
							|  |  |  |     int rtl8139_mmio_io_addr_dummy; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } RTL8139State; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  | /* Writes tally counters to memory via DMA */ | 
					
						
							|  |  |  | static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  | static void rtl8139_set_next_tctr_time(RTL8139State *s); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-18 01:44:38 +00:00
										 |  |  | static void prom9346_decode_command(EEprom9346 *eeprom, uint8_t command) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("eeprom command 0x%02x\n", command); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     switch (command & Chip9346_op_mask) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         case Chip9346_op_read: | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             eeprom->address = command & EEPROM_9346_ADDR_MASK; | 
					
						
							|  |  |  |             eeprom->output = eeprom->contents[eeprom->address]; | 
					
						
							|  |  |  |             eeprom->eedo = 0; | 
					
						
							|  |  |  |             eeprom->tick = 0; | 
					
						
							|  |  |  |             eeprom->mode = Chip9346_data_read; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("eeprom read from address 0x%02x data=0x%04x\n", | 
					
						
							|  |  |  |                 eeprom->address, eeprom->output); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case Chip9346_op_write: | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             eeprom->address = command & EEPROM_9346_ADDR_MASK; | 
					
						
							|  |  |  |             eeprom->input = 0; | 
					
						
							|  |  |  |             eeprom->tick = 0; | 
					
						
							|  |  |  |             eeprom->mode = Chip9346_none; /* Chip9346_data_write */ | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("eeprom begin write to address 0x%02x\n", | 
					
						
							|  |  |  |                 eeprom->address); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |         default: | 
					
						
							|  |  |  |             eeprom->mode = Chip9346_none; | 
					
						
							|  |  |  |             switch (command & Chip9346_op_ext_mask) | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 case Chip9346_op_write_enable: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                     DPRINTF("eeprom write enabled\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                     break; | 
					
						
							|  |  |  |                 case Chip9346_op_write_all: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                     DPRINTF("eeprom begin write all\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                     break; | 
					
						
							|  |  |  |                 case Chip9346_op_write_disable: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                     DPRINTF("eeprom write disabled\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                     break; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-18 01:44:38 +00:00
										 |  |  | static void prom9346_shift_clock(EEprom9346 *eeprom) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     int bit = eeprom->eedi?1:0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     ++ eeprom->tick; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("eeprom: tick %d eedi=%d eedo=%d\n", eeprom->tick, eeprom->eedi, | 
					
						
							|  |  |  |         eeprom->eedo); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     switch (eeprom->mode) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         case Chip9346_enter_command_mode: | 
					
						
							|  |  |  |             if (bit) | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 eeprom->mode = Chip9346_read_command; | 
					
						
							|  |  |  |                 eeprom->tick = 0; | 
					
						
							|  |  |  |                 eeprom->input = 0; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("eeprom: +++ synchronized, begin command read\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case Chip9346_read_command: | 
					
						
							|  |  |  |             eeprom->input = (eeprom->input << 1) | (bit & 1); | 
					
						
							|  |  |  |             if (eeprom->tick == 8) | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 prom9346_decode_command(eeprom, eeprom->input & 0xff); | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case Chip9346_data_read: | 
					
						
							|  |  |  |             eeprom->eedo = (eeprom->output & 0x8000)?1:0; | 
					
						
							|  |  |  |             eeprom->output <<= 1; | 
					
						
							|  |  |  |             if (eeprom->tick == 16) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | #if 1
 | 
					
						
							|  |  |  |         // the FreeBSD drivers (rl and re) don't explicitly toggle
 | 
					
						
							|  |  |  |         // CS between reads (or does setting Cfg9346 to 0 count too?),
 | 
					
						
							|  |  |  |         // so we need to enter wait-for-command state here
 | 
					
						
							|  |  |  |                 eeprom->mode = Chip9346_enter_command_mode; | 
					
						
							|  |  |  |                 eeprom->input = 0; | 
					
						
							|  |  |  |                 eeprom->tick = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("eeprom: +++ end of read, awaiting next command\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | #else
 | 
					
						
							|  |  |  |         // original behaviour
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                 ++eeprom->address; | 
					
						
							|  |  |  |                 eeprom->address &= EEPROM_9346_ADDR_MASK; | 
					
						
							|  |  |  |                 eeprom->output = eeprom->contents[eeprom->address]; | 
					
						
							|  |  |  |                 eeprom->tick = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("eeprom: +++ read next address 0x%02x data=0x%04x\n", | 
					
						
							|  |  |  |                     eeprom->address, eeprom->output); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case Chip9346_data_write: | 
					
						
							|  |  |  |             eeprom->input = (eeprom->input << 1) | (bit & 1); | 
					
						
							|  |  |  |             if (eeprom->tick == 16) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("eeprom write to address 0x%02x data=0x%04x\n", | 
					
						
							|  |  |  |                     eeprom->address, eeprom->input); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                 eeprom->contents[eeprom->address] = eeprom->input; | 
					
						
							|  |  |  |                 eeprom->mode = Chip9346_none; /* waiting for next command after CS cycle */ | 
					
						
							|  |  |  |                 eeprom->tick = 0; | 
					
						
							|  |  |  |                 eeprom->input = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case Chip9346_data_write_all: | 
					
						
							|  |  |  |             eeprom->input = (eeprom->input << 1) | (bit & 1); | 
					
						
							|  |  |  |             if (eeprom->tick == 16) | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 int i; | 
					
						
							|  |  |  |                 for (i = 0; i < EEPROM_9346_SIZE; i++) | 
					
						
							|  |  |  |                 { | 
					
						
							|  |  |  |                     eeprom->contents[i] = eeprom->input; | 
					
						
							|  |  |  |                 } | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("eeprom filled with data=0x%04x\n", eeprom->input); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                 eeprom->mode = Chip9346_enter_command_mode; | 
					
						
							|  |  |  |                 eeprom->tick = 0; | 
					
						
							|  |  |  |                 eeprom->input = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         default: | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-18 01:44:38 +00:00
										 |  |  | static int prom9346_get_wire(RTL8139State *s) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     EEprom9346 *eeprom = &s->eeprom; | 
					
						
							|  |  |  |     if (!eeprom->eecs) | 
					
						
							|  |  |  |         return 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return eeprom->eedo; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-11-18 01:44:38 +00:00
										 |  |  | /* FIXME: This should be merged into/replaced by eeprom93xx.c.  */ | 
					
						
							|  |  |  | static void prom9346_set_wire(RTL8139State *s, int eecs, int eesk, int eedi) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     EEprom9346 *eeprom = &s->eeprom; | 
					
						
							|  |  |  |     uint8_t old_eecs = eeprom->eecs; | 
					
						
							|  |  |  |     uint8_t old_eesk = eeprom->eesk; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     eeprom->eecs = eecs; | 
					
						
							|  |  |  |     eeprom->eesk = eesk; | 
					
						
							|  |  |  |     eeprom->eedi = eedi; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("eeprom: +++ wires CS=%d SK=%d DI=%d DO=%d\n", eeprom->eecs, | 
					
						
							|  |  |  |         eeprom->eesk, eeprom->eedi, eeprom->eedo); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (!old_eecs && eecs) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         /* Synchronize start */ | 
					
						
							|  |  |  |         eeprom->tick = 0; | 
					
						
							|  |  |  |         eeprom->input = 0; | 
					
						
							|  |  |  |         eeprom->output = 0; | 
					
						
							|  |  |  |         eeprom->mode = Chip9346_enter_command_mode; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("=== eeprom: begin access, enter command mode\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!eecs) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("=== eeprom: end access\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!old_eesk && eesk) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         /* SK front rules */ | 
					
						
							|  |  |  |         prom9346_shift_clock(eeprom); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_update_irq(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(s); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     int isr; | 
					
						
							|  |  |  |     isr = (s->IntrStatus & s->IntrMask) & 0xffff; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Set IRQ to %d (%04x %04x)\n", isr ? 1 : 0, s->IntrStatus, | 
					
						
							|  |  |  |         s->IntrMask); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-10-07 10:36:39 +03:00
										 |  |  |     pci_set_irq(d, (isr != 0)); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int rtl8139_RxWrap(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* wrapping enabled; assume 1.5k more buffer space if size < 65536 */ | 
					
						
							|  |  |  |     return (s->RxConfig & (1 << 7)); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int rtl8139_receiver_enabled(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return s->bChipCmdState & CmdRxEnb; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int rtl8139_transmitter_enabled(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return s->bChipCmdState & CmdTxEnb; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int rtl8139_cp_receiver_enabled(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return s->CpCmd & CPlusRxEnb; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int rtl8139_cp_transmitter_enabled(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return s->CpCmd & CPlusTxEnb; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_write_buffer(RTL8139State *s, const void *buf, int size) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(s); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     if (s->RxBufAddr + size > s->RxBufferSize) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         int wrapped = MOD2(s->RxBufAddr + size, s->RxBufferSize); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* write packet data */ | 
					
						
							| 
									
										
										
										
											2007-08-01 13:10:29 +00:00
										 |  |  |         if (wrapped && !(s->RxBufferSize < 65536 && rtl8139_RxWrap(s))) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF(">>> rx packet wrapped in buffer at %d\n", size - wrapped); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             if (size > wrapped) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |                 pci_dma_write(d, s->RxBuf + s->RxBufAddr, | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |                               buf, size-wrapped); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             /* reset buffer pointer */ | 
					
						
							|  |  |  |             s->RxBufAddr = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |             pci_dma_write(d, s->RxBuf + s->RxBufAddr, | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |                           buf + (size-wrapped), wrapped); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             s->RxBufAddr = wrapped; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             return; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* non-wrapping path or overwrapping enabled */ | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, s->RxBuf + s->RxBufAddr, buf, size); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->RxBufAddr += size; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define MIN_BUF_SIZE 60
 | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  | static inline dma_addr_t rtl8139_addr64(uint32_t low, uint32_t high) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-10-04 12:36:04 +02:00
										 |  |  |     return low | ((uint64_t)high << 32); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-17 13:25:43 +08:00
										 |  |  | /* Workaround for buggy guest driver such as linux who allocates rx
 | 
					
						
							|  |  |  |  * rings after the receiver were enabled. */ | 
					
						
							|  |  |  | static bool rtl8139_cp_rx_valid(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return !(s->RxRingAddrLO == 0 && s->RxRingAddrHI == 0); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-24 16:35:13 +01:00
										 |  |  | static int rtl8139_can_receive(NetClientState *nc) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:23 +08:00
										 |  |  |     RTL8139State *s = qemu_get_nic_opaque(nc); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     int avail; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-07-11 22:48:58 +00:00
										 |  |  |     /* Receive (drop) packets if card is disabled.  */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     if (!s->clock_enabled) | 
					
						
							|  |  |  |       return 1; | 
					
						
							|  |  |  |     if (!rtl8139_receiver_enabled(s)) | 
					
						
							|  |  |  |       return 1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-05-17 13:25:43 +08:00
										 |  |  |     if (rtl8139_cp_receiver_enabled(s) && rtl8139_cp_rx_valid(s)) { | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         /* ??? Flow control not implemented in c+ mode.
 | 
					
						
							|  |  |  |            This is a hack to work around slirp deficiencies anyway.  */ | 
					
						
							|  |  |  |         return 1; | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr, | 
					
						
							|  |  |  |                      s->RxBufferSize); | 
					
						
							| 
									
										
										
										
											2012-06-04 17:35:11 +03:00
										 |  |  |         return (avail == 0 || avail >= 1514 || (s->IntrMask & RxOverflow)); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-24 16:35:13 +01:00
										 |  |  | static ssize_t rtl8139_do_receive(NetClientState *nc, const uint8_t *buf, size_t size_, int do_interrupt) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:23 +08:00
										 |  |  |     RTL8139State *s = qemu_get_nic_opaque(nc); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(s); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |     /* size is the length of the buffer passed to the driver */ | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |     int size = size_; | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |     const uint8_t *dot1q_buf = NULL; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     uint32_t packet_header = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |     uint8_t buf1[MIN_BUF_SIZE + VLAN_HLEN]; | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |     static const uint8_t broadcast_macaddr[6] = | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF(">>> received len=%d\n", size); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* test if board clock is stopped */ | 
					
						
							|  |  |  |     if (!s->clock_enabled) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("stopped ==========================\n"); | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |         return -1; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* first check if receiver is enabled */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!rtl8139_receiver_enabled(s)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("receiver disabled ================\n"); | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |         return -1; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* XXX: check this */ | 
					
						
							|  |  |  |     if (s->RxConfig & AcceptAllPhys) { | 
					
						
							|  |  |  |         /* promiscuous: receive all */ | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF(">>> packet received in promiscuous mode\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         if (!memcmp(buf,  broadcast_macaddr, 6)) { | 
					
						
							|  |  |  |             /* broadcast address */ | 
					
						
							|  |  |  |             if (!(s->RxConfig & AcceptBroadcast)) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF(">>> broadcast packet rejected\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |                 /* update tally counter */ | 
					
						
							|  |  |  |                 ++s->tally_counters.RxERR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |                 return size; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             packet_header |= RxBroadcast; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF(">>> broadcast packet received\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* update tally counter */ | 
					
						
							|  |  |  |             ++s->tally_counters.RxOkBrd; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } else if (buf[0] & 0x01) { | 
					
						
							|  |  |  |             /* multicast */ | 
					
						
							|  |  |  |             if (!(s->RxConfig & AcceptMulticast)) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF(">>> multicast packet rejected\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |                 /* update tally counter */ | 
					
						
							|  |  |  |                 ++s->tally_counters.RxERR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |                 return size; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             int mcast_idx = compute_mcast_idx(buf); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             if (!(s->mult[mcast_idx >> 3] & (1 << (mcast_idx & 7)))) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF(">>> multicast address mismatch\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |                 /* update tally counter */ | 
					
						
							|  |  |  |                 ++s->tally_counters.RxERR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |                 return size; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             packet_header |= RxMulticast; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF(">>> multicast packet received\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* update tally counter */ | 
					
						
							|  |  |  |             ++s->tally_counters.RxOkMul; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } else if (s->phys[0] == buf[0] && | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  |                    s->phys[1] == buf[1] && | 
					
						
							|  |  |  |                    s->phys[2] == buf[2] && | 
					
						
							|  |  |  |                    s->phys[3] == buf[3] && | 
					
						
							|  |  |  |                    s->phys[4] == buf[4] && | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                    s->phys[5] == buf[5]) { | 
					
						
							|  |  |  |             /* match */ | 
					
						
							|  |  |  |             if (!(s->RxConfig & AcceptMyPhys)) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF(">>> rejecting physical address matching packet\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |                 /* update tally counter */ | 
					
						
							|  |  |  |                 ++s->tally_counters.RxERR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |                 return size; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             packet_header |= RxPhysical; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF(">>> physical address matching packet received\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* update tally counter */ | 
					
						
							|  |  |  |             ++s->tally_counters.RxOkPhy; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF(">>> unknown packet\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* update tally counter */ | 
					
						
							|  |  |  |             ++s->tally_counters.RxERR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |             return size; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |     /* if too small buffer, then expand it
 | 
					
						
							|  |  |  |      * Include some tailroom in case a vlan tag is later removed. */ | 
					
						
							|  |  |  |     if (size < MIN_BUF_SIZE + VLAN_HLEN) { | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         memcpy(buf1, buf, size); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         memset(buf1 + size, 0, MIN_BUF_SIZE + VLAN_HLEN - size); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         buf = buf1; | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         if (size < MIN_BUF_SIZE) { | 
					
						
							|  |  |  |             size = MIN_BUF_SIZE; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (rtl8139_cp_receiver_enabled(s)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2012-05-17 13:25:43 +08:00
										 |  |  |         if (!rtl8139_cp_rx_valid(s)) { | 
					
						
							|  |  |  |             return size; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("in C+ Rx mode ================\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* begin C+ receiver mode */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* w0 ownership flag */ | 
					
						
							|  |  |  | #define CP_RX_OWN (1<<31)
 | 
					
						
							|  |  |  | /* w0 end of ring flag */ | 
					
						
							|  |  |  | #define CP_RX_EOR (1<<30)
 | 
					
						
							|  |  |  | /* w0 bits 0...12 : buffer size */ | 
					
						
							|  |  |  | #define CP_RX_BUFFER_SIZE_MASK ((1<<13) - 1)
 | 
					
						
							|  |  |  | /* w1 tag available flag */ | 
					
						
							|  |  |  | #define CP_RX_TAVA (1<<16)
 | 
					
						
							|  |  |  | /* w1 bits 0...15 : VLAN tag */ | 
					
						
							|  |  |  | #define CP_RX_VLAN_TAG_MASK ((1<<16) - 1)
 | 
					
						
							|  |  |  | /* w2 low  32bit of Rx buffer ptr */ | 
					
						
							|  |  |  | /* w3 high 32bit of Rx buffer ptr */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         int descriptor = s->currCPlusRxDesc; | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |         dma_addr_t cplus_rx_ring_desc; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         cplus_rx_ring_desc = rtl8139_addr64(s->RxRingAddrLO, s->RxRingAddrHI); | 
					
						
							|  |  |  |         cplus_rx_ring_desc += 16 * descriptor; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode reading RX descriptor %d from host memory at " | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |             "%08x %08x = "DMA_ADDR_FMT"\n", descriptor, s->RxRingAddrHI, | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             s->RxRingAddrLO, cplus_rx_ring_desc); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         uint32_t val, rxdw0,rxdw1,rxbufLO,rxbufHI; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_read(d, cplus_rx_ring_desc, &val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         rxdw0 = le32_to_cpu(val); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_read(d, cplus_rx_ring_desc+4, &val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         rxdw1 = le32_to_cpu(val); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_read(d, cplus_rx_ring_desc+8, &val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         rxbufLO = le32_to_cpu(val); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_read(d, cplus_rx_ring_desc+12, &val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         rxbufHI = le32_to_cpu(val); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode RX descriptor %d %08x %08x %08x %08x\n", | 
					
						
							|  |  |  |             descriptor, rxdw0, rxdw1, rxbufLO, rxbufHI); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         if (!(rxdw0 & CP_RX_OWN)) | 
					
						
							|  |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ Rx mode : descriptor %d is owned by host\n", | 
					
						
							|  |  |  |                 descriptor); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->IntrStatus |= RxOverflow; | 
					
						
							|  |  |  |             ++s->RxMissed; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* update tally counter */ | 
					
						
							|  |  |  |             ++s->tally_counters.RxERR; | 
					
						
							|  |  |  |             ++s->tally_counters.MissPkt; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             rtl8139_update_irq(s); | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |             return size_; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         uint32_t rx_space = rxdw0 & CP_RX_BUFFER_SIZE_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         /* write VLAN info to descriptor variables. */ | 
					
						
							|  |  |  |         if (s->CpCmd & CPlusRxVLAN && be16_to_cpup((uint16_t *) | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |                 &buf[ETH_ALEN * 2]) == ETH_P_VLAN) { | 
					
						
							|  |  |  |             dot1q_buf = &buf[ETH_ALEN * 2]; | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |             size -= VLAN_HLEN; | 
					
						
							|  |  |  |             /* if too small buffer, use the tailroom added duing expansion */ | 
					
						
							|  |  |  |             if (size < MIN_BUF_SIZE) { | 
					
						
							|  |  |  |                 size = MIN_BUF_SIZE; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             rxdw1 &= ~CP_RX_VLAN_TAG_MASK; | 
					
						
							|  |  |  |             /* BE + ~le_to_cpu()~ + cpu_to_le() = BE */ | 
					
						
							|  |  |  |             rxdw1 |= CP_RX_TAVA | le16_to_cpup((uint16_t *) | 
					
						
							|  |  |  |                 &dot1q_buf[ETHER_TYPE_LEN]); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ Rx mode : extracted vlan tag with tci: ""%u\n", | 
					
						
							|  |  |  |                 be16_to_cpup((uint16_t *)&dot1q_buf[ETHER_TYPE_LEN])); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         } else { | 
					
						
							|  |  |  |             /* reset VLAN tag flag */ | 
					
						
							|  |  |  |             rxdw1 &= ~CP_RX_TAVA; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         /* TODO: scatter the packet over available receive ring descriptors space */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         if (size+4 > rx_space) | 
					
						
							|  |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ Rx mode : descriptor %d size %d received %d + 4\n", | 
					
						
							|  |  |  |                 descriptor, rx_space, size); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->IntrStatus |= RxOverflow; | 
					
						
							|  |  |  |             ++s->RxMissed; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* update tally counter */ | 
					
						
							|  |  |  |             ++s->tally_counters.RxERR; | 
					
						
							|  |  |  |             ++s->tally_counters.MissPkt; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             rtl8139_update_irq(s); | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  |             return size_; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |         dma_addr_t rx_addr = rtl8139_addr64(rxbufLO, rxbufHI); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* receive/copy to target memory */ | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         if (dot1q_buf) { | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |             pci_dma_write(d, rx_addr, buf, 2 * ETH_ALEN); | 
					
						
							|  |  |  |             pci_dma_write(d, rx_addr + 2 * ETH_ALEN, | 
					
						
							|  |  |  |                           buf + 2 * ETH_ALEN + VLAN_HLEN, | 
					
						
							|  |  |  |                           size - 2 * ETH_ALEN); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |             pci_dma_write(d, rx_addr, buf, size); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         if (s->CpCmd & CPlusRxChkSum) | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             /* do some packet checksumming */ | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         /* write checksum */ | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:22 -04:00
										 |  |  |         val = cpu_to_le32(crc32(0, buf, size_)); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_write(d, rx_addr+size, (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* first segment of received packet flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_FS (1<<29)
 | 
					
						
							|  |  |  | /* last segment of received packet flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_LS (1<<28)
 | 
					
						
							|  |  |  | /* multicast packet flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_MAR (1<<26)
 | 
					
						
							|  |  |  | /* physical-matching packet flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_PAM (1<<25)
 | 
					
						
							|  |  |  | /* broadcast packet flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_BAR (1<<24)
 | 
					
						
							|  |  |  | /* runt packet flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_RUNT (1<<19)
 | 
					
						
							|  |  |  | /* crc error flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_CRC (1<<18)
 | 
					
						
							|  |  |  | /* IP checksum error flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_IPF (1<<15)
 | 
					
						
							|  |  |  | /* UDP checksum error flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_UDPF (1<<14)
 | 
					
						
							|  |  |  | /* TCP checksum error flag */ | 
					
						
							|  |  |  | #define CP_RX_STATUS_TCPF (1<<13)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* transfer ownership to target */ | 
					
						
							|  |  |  |         rxdw0 &= ~CP_RX_OWN; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* set first segment bit */ | 
					
						
							|  |  |  |         rxdw0 |= CP_RX_STATUS_FS; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* set last segment bit */ | 
					
						
							|  |  |  |         rxdw0 |= CP_RX_STATUS_LS; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* set received packet type flags */ | 
					
						
							|  |  |  |         if (packet_header & RxBroadcast) | 
					
						
							|  |  |  |             rxdw0 |= CP_RX_STATUS_BAR; | 
					
						
							|  |  |  |         if (packet_header & RxMulticast) | 
					
						
							|  |  |  |             rxdw0 |= CP_RX_STATUS_MAR; | 
					
						
							|  |  |  |         if (packet_header & RxPhysical) | 
					
						
							|  |  |  |             rxdw0 |= CP_RX_STATUS_PAM; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* set received size */ | 
					
						
							|  |  |  |         rxdw0 &= ~CP_RX_BUFFER_SIZE_MASK; | 
					
						
							|  |  |  |         rxdw0 |= (size+4); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* update ring data */ | 
					
						
							|  |  |  |         val = cpu_to_le32(rxdw0); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_write(d, cplus_rx_ring_desc, (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         val = cpu_to_le32(rxdw1); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         pci_dma_write(d, cplus_rx_ring_desc+4, (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         /* update tally counter */ | 
					
						
							|  |  |  |         ++s->tally_counters.RxOk; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         /* seek to next Rx descriptor */ | 
					
						
							|  |  |  |         if (rxdw0 & CP_RX_EOR) | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             s->currCPlusRxDesc = 0; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             ++s->currCPlusRxDesc; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("done C+ Rx mode ----------------\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("in ring Rx mode ================\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         /* begin ring receiver mode */ | 
					
						
							|  |  |  |         int avail = MOD2(s->RxBufferSize + s->RxBufPtr - s->RxBufAddr, s->RxBufferSize); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* if receiver buffer is empty then avail == 0 */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-09-01 11:26:45 -04:00
										 |  |  | #define RX_ALIGN(x) (((x) + 3) & ~0x3)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (avail != 0 && RX_ALIGN(size + 8) >= avail) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("rx overflow: rx buffer length %d head 0x%04x " | 
					
						
							|  |  |  |                 "read 0x%04x === available 0x%04x need 0x%04x\n", | 
					
						
							|  |  |  |                 s->RxBufferSize, s->RxBufAddr, s->RxBufPtr, avail, size + 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->IntrStatus |= RxOverflow; | 
					
						
							|  |  |  |             ++s->RxMissed; | 
					
						
							|  |  |  |             rtl8139_update_irq(s); | 
					
						
							| 
									
										
										
										
											2015-09-01 11:26:46 -04:00
										 |  |  |             return 0; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         packet_header |= RxStatusOK; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         packet_header |= (((size+4) << 16) & 0xffff0000); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* write header */ | 
					
						
							|  |  |  |         uint32_t val = cpu_to_le32(packet_header); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         rtl8139_write_buffer(s, (uint8_t *)&val, 4); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         rtl8139_write_buffer(s, buf, size); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* write checksum */ | 
					
						
							| 
									
										
										
										
											2007-08-01 13:10:29 +00:00
										 |  |  |         val = cpu_to_le32(crc32(0, buf, size)); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         rtl8139_write_buffer(s, (uint8_t *)&val, 4); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         /* correct buffer write pointer */ | 
					
						
							| 
									
										
										
										
											2015-09-01 11:26:45 -04:00
										 |  |  |         s->RxBufAddr = MOD2(RX_ALIGN(s->RxBufAddr), s->RxBufferSize); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* now we can signal we have received something */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("received: rx buffer length %d head 0x%04x read 0x%04x\n", | 
					
						
							|  |  |  |             s->RxBufferSize, s->RxBufAddr, s->RxBufPtr); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->IntrStatus |= RxOK; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (do_interrupt) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         rtl8139_update_irq(s); | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2009-05-18 13:40:55 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return size_; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-24 16:35:13 +01:00
										 |  |  | static ssize_t rtl8139_receive(NetClientState *nc, const uint8_t *buf, size_t size) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-11-25 18:49:13 +00:00
										 |  |  |     return rtl8139_do_receive(nc, buf, size, 1); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_reset_rxring(RTL8139State *s, uint32_t bufferSize) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     s->RxBufferSize = bufferSize; | 
					
						
							|  |  |  |     s->RxBufPtr  = 0; | 
					
						
							|  |  |  |     s->RxBufAddr = 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-16 13:40:27 +03:00
										 |  |  | static void rtl8139_reset(DeviceState *d) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |     RTL8139State *s = RTL8139(d); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* restore MAC address */ | 
					
						
							| 
									
										
										
										
											2009-10-21 15:25:34 +02:00
										 |  |  |     memcpy(s->phys, s->conf.macaddr.a, 6); | 
					
						
							| 
									
										
										
										
											2013-10-17 16:38:34 +08:00
										 |  |  |     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->phys); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* reset interrupt mask */ | 
					
						
							|  |  |  |     s->IntrStatus = 0; | 
					
						
							|  |  |  |     s->IntrMask = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* mark all status registers as owned by host */ | 
					
						
							|  |  |  |     for (i = 0; i < 4; ++i) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         s->TxStatus[i] = TxHostOwns; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->currTxDesc = 0; | 
					
						
							|  |  |  |     s->currCPlusRxDesc = 0; | 
					
						
							|  |  |  |     s->currCPlusTxDesc = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->RxRingAddrLO = 0; | 
					
						
							|  |  |  |     s->RxRingAddrHI = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->RxBuf = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     rtl8139_reset_rxring(s, 8192); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* ACK the reset */ | 
					
						
							|  |  |  |     s->TxConfig = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #if 0
 | 
					
						
							|  |  |  | //    s->TxConfig |= HW_REVID(1, 0, 0, 0, 0, 0, 0); // RTL-8139  HasHltClk
 | 
					
						
							|  |  |  |     s->clock_enabled = 0; | 
					
						
							|  |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     s->TxConfig |= HW_REVID(1, 1, 1, 0, 1, 1, 0); // RTL-8139C+ HasLWake
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     s->clock_enabled = 1; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->bChipCmdState = CmdReset; /* RxBufEmpty bit is calculated on read from ChipCmd */; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* set initial state data */ | 
					
						
							|  |  |  |     s->Config0 = 0x0; /* No boot ROM */ | 
					
						
							|  |  |  |     s->Config1 = 0xC; /* IO mapped and MEM mapped registers available */ | 
					
						
							|  |  |  |     s->Config3 = 0x1; /* fast back-to-back compatible */ | 
					
						
							|  |  |  |     s->Config5 = 0x0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |     s->CSCR = CSCR_F_LINK_100 | CSCR_HEART_BIT | CSCR_LD; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->CpCmd   = 0x0; /* reset C+ mode */ | 
					
						
							| 
									
										
										
										
											2009-01-13 15:20:14 +00:00
										 |  |  |     s->cplus_enabled = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | //    s->BasicModeCtrl = 0x3100; // 100Mbps, full duplex, autonegotiation
 | 
					
						
							|  |  |  | //    s->BasicModeCtrl = 0x2100; // 100Mbps, full duplex
 | 
					
						
							|  |  |  |     s->BasicModeCtrl = 0x1000; // autonegotiation
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->BasicModeStatus  = 0x7809; | 
					
						
							|  |  |  |     //s->BasicModeStatus |= 0x0040; /* UTP medium */
 | 
					
						
							|  |  |  |     s->BasicModeStatus |= 0x0020; /* autonegotiation completed */ | 
					
						
							| 
									
										
										
										
											2012-12-28 17:29:11 +08:00
										 |  |  |     /* preserve link state */ | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:22 +08:00
										 |  |  |     s->BasicModeStatus |= qemu_get_queue(s->nic)->link_down ? 0 : 0x04; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->NWayAdvert    = 0x05e1; /* all modes, full duplex */ | 
					
						
							|  |  |  |     s->NWayLPAR      = 0x05e1; /* all modes, full duplex */ | 
					
						
							|  |  |  |     s->NWayExpansion = 0x0001; /* autonegotiation supported */ | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* also reset timer and disable timer interrupt */ | 
					
						
							|  |  |  |     s->TCTR = 0; | 
					
						
							|  |  |  |     s->TimerInt = 0; | 
					
						
							|  |  |  |     s->TCTR_base = 0; | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     rtl8139_set_next_tctr_time(s); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* reset tally counters */ | 
					
						
							|  |  |  |     RTL8139TallyCounters_clear(&s->tally_counters); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-10-26 13:43:07 +00:00
										 |  |  | static void RTL8139TallyCounters_clear(RTL8139TallyCounters* counters) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     counters->TxOk = 0; | 
					
						
							|  |  |  |     counters->RxOk = 0; | 
					
						
							|  |  |  |     counters->TxERR = 0; | 
					
						
							|  |  |  |     counters->RxERR = 0; | 
					
						
							|  |  |  |     counters->MissPkt = 0; | 
					
						
							|  |  |  |     counters->FAE = 0; | 
					
						
							|  |  |  |     counters->Tx1Col = 0; | 
					
						
							|  |  |  |     counters->TxMCol = 0; | 
					
						
							|  |  |  |     counters->RxOkPhy = 0; | 
					
						
							|  |  |  |     counters->RxOkBrd = 0; | 
					
						
							|  |  |  |     counters->RxOkMul = 0; | 
					
						
							|  |  |  |     counters->TxAbt = 0; | 
					
						
							|  |  |  |     counters->TxUndrn = 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  | static void RTL8139TallyCounters_dma_write(RTL8139State *s, dma_addr_t tc_addr) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(s); | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |     RTL8139TallyCounters *tally_counters = &s->tally_counters; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     uint16_t val16; | 
					
						
							|  |  |  |     uint32_t val32; | 
					
						
							|  |  |  |     uint64_t val64; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     val64 = cpu_to_le64(tally_counters->TxOk); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 0,     (uint8_t *)&val64, 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val64 = cpu_to_le64(tally_counters->RxOk); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 8,     (uint8_t *)&val64, 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val64 = cpu_to_le64(tally_counters->TxERR); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 16,    (uint8_t *)&val64, 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val32 = cpu_to_le32(tally_counters->RxERR); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 24,    (uint8_t *)&val32, 4); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val16 = cpu_to_le16(tally_counters->MissPkt); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 28,    (uint8_t *)&val16, 2); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val16 = cpu_to_le16(tally_counters->FAE); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 30,    (uint8_t *)&val16, 2); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val32 = cpu_to_le32(tally_counters->Tx1Col); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 32,    (uint8_t *)&val32, 4); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val32 = cpu_to_le32(tally_counters->TxMCol); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 36,    (uint8_t *)&val32, 4); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val64 = cpu_to_le64(tally_counters->RxOkPhy); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 40,    (uint8_t *)&val64, 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val64 = cpu_to_le64(tally_counters->RxOkBrd); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 48,    (uint8_t *)&val64, 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val32 = cpu_to_le32(tally_counters->RxOkMul); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 56,    (uint8_t *)&val32, 4); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val16 = cpu_to_le16(tally_counters->TxAbt); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 60,    (uint8_t *)&val16, 2); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val16 = cpu_to_le16(tally_counters->TxUndrn); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, tc_addr + 62,    (uint8_t *)&val16, 2); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Loads values of tally counters from VM state file */ | 
					
						
							| 
									
										
										
										
											2009-10-15 14:44:01 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  | static const VMStateDescription vmstate_tally_counters = { | 
					
						
							|  |  |  |     .name = "tally_counters", | 
					
						
							|  |  |  |     .version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id = 1, | 
					
						
							| 
									
										
										
										
											2014-04-16 15:32:32 +02:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2009-10-15 14:44:01 +02:00
										 |  |  |         VMSTATE_UINT64(TxOk, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT64(RxOk, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT64(TxERR, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxERR, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT16(MissPkt, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT16(FAE, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT32(Tx1Col, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT32(TxMCol, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT64(RxOkPhy, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT64(RxOkBrd, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT16(TxAbt, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_UINT16(TxUndrn, RTL8139TallyCounters), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_ChipCmd_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |     DeviceState *d = DEVICE(s); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("ChipCmd write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (val & CmdReset) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("ChipCmd reset\n"); | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |         rtl8139_reset(d); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     if (val & CmdRxEnb) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("ChipCmd enable receiver\n"); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         s->currCPlusRxDesc = 0; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     if (val & CmdTxEnb) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("ChipCmd enable transmitter\n"); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         s->currCPlusTxDesc = 0; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xe3, s->bChipCmdState); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Deassert reset pin before next read */ | 
					
						
							|  |  |  |     val &= ~CmdReset; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->bChipCmdState = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static int rtl8139_RxBufferEmpty(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     int unread = MOD2(s->RxBufferSize + s->RxBufAddr - s->RxBufPtr, s->RxBufferSize); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (unread != 0) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("receiver buffer data available 0x%04x\n", unread); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("receiver buffer is empty\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return 1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_ChipCmd_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->bChipCmdState; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (rtl8139_RxBufferEmpty(s)) | 
					
						
							|  |  |  |         ret |= RxBufEmpty; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("ChipCmd read val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_CpCmd_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xffff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("C+ command register write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-01-13 15:20:14 +00:00
										 |  |  |     s->cplus_enabled = 1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xff84, s->CpCmd); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->CpCmd = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_CpCmd_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->CpCmd; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("C+ command register read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_IntrMitigate_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("C+ IntrMitigate register write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_IntrMitigate_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("C+ IntrMitigate register read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  | static int rtl8139_config_writable(RTL8139State *s) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:59 +08:00
										 |  |  |     if ((s->Cfg9346 & Chip9346_op_mask) == Cfg9346_ConfigWrite) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     { | 
					
						
							|  |  |  |         return 1; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Configuration registers are write-protected\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_BasicModeCtrl_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xffff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("BasicModeCtrl register write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2007-11-09 18:17:50 +00:00
										 |  |  |     uint32_t mask = 0x4cff; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     if (1 || !rtl8139_config_writable(s)) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     { | 
					
						
							|  |  |  |         /* Speed setting and autonegotiation enable bits are read-only */ | 
					
						
							|  |  |  |         mask |= 0x3000; | 
					
						
							|  |  |  |         /* Duplex mode setting is read-only */ | 
					
						
							|  |  |  |         mask |= 0x0100; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     val = SET_MASKED(val, mask, s->BasicModeCtrl); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->BasicModeCtrl = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_BasicModeCtrl_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->BasicModeCtrl; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("BasicModeCtrl register read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_BasicModeStatus_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xffff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("BasicModeStatus register write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xff3f, s->BasicModeStatus); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->BasicModeStatus = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_BasicModeStatus_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->BasicModeStatus; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("BasicModeStatus register read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_Cfg9346_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |     DeviceState *d = DEVICE(s); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Cfg9346 write val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0x31, s->Cfg9346); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t opmode = val & 0xc0; | 
					
						
							|  |  |  |     uint32_t eeprom_val = val & 0xf; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (opmode == 0x80) { | 
					
						
							|  |  |  |         /* eeprom access */ | 
					
						
							|  |  |  |         int eecs = (eeprom_val & 0x08)?1:0; | 
					
						
							|  |  |  |         int eesk = (eeprom_val & 0x04)?1:0; | 
					
						
							|  |  |  |         int eedi = (eeprom_val & 0x02)?1:0; | 
					
						
							|  |  |  |         prom9346_set_wire(s, eecs, eesk, eedi); | 
					
						
							|  |  |  |     } else if (opmode == 0x40) { | 
					
						
							|  |  |  |         /* Reset.  */ | 
					
						
							|  |  |  |         val = 0; | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |         rtl8139_reset(d); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->Cfg9346 = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_Cfg9346_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->Cfg9346; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     uint32_t opmode = ret & 0xc0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (opmode == 0x80) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         /* eeprom access */ | 
					
						
							|  |  |  |         int eedo = prom9346_get_wire(s); | 
					
						
							|  |  |  |         if (eedo) | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             ret |=  0x01; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             ret &= ~0x01; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Cfg9346 read val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_Config0_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config0 write val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     if (!rtl8139_config_writable(s)) { | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return; | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xf8, s->Config0); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->Config0 = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_Config0_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->Config0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config0 read val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_Config1_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config1 write val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     if (!rtl8139_config_writable(s)) { | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return; | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xC, s->Config1); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->Config1 = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_Config1_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->Config1; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config1 read val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_Config3_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config3 write val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     if (!rtl8139_config_writable(s)) { | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return; | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0x8F, s->Config3); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->Config3 = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_Config3_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->Config3; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config3 read val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_Config4_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config4 write val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     if (!rtl8139_config_writable(s)) { | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return; | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0x0a, s->Config4); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->Config4 = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_Config4_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->Config4; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config4 read val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_Config5_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     val &= 0xff; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config5 write val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0x80, s->Config5); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->Config5 = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_Config5_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->Config5; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("Config5 read val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_TxConfig_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (!rtl8139_transmitter_enabled(s)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("transmitter disabled; no TxConfig write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("TxConfig write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     val = SET_MASKED(val, TxVersionMask | 0x8070f80f, s->TxConfig); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->TxConfig = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_TxConfig_writeb(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RTL8139C TxConfig via write(b) val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     uint32_t tc = s->TxConfig; | 
					
						
							|  |  |  |     tc &= 0xFFFFFF00; | 
					
						
							|  |  |  |     tc |= (val & 0x000000FF); | 
					
						
							|  |  |  |     rtl8139_TxConfig_write(s, tc); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_TxConfig_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->TxConfig; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("TxConfig read val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_RxConfig_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxConfig write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xf0fc0040, s->RxConfig); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->RxConfig = val; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* reset buffer size and read/write pointers */ | 
					
						
							|  |  |  |     rtl8139_reset_rxring(s, 8192 << ((s->RxConfig >> 11) & 0x3)); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxConfig write reset buffer size to %d\n", s->RxBufferSize); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_RxConfig_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->RxConfig; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxConfig read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  | static void rtl8139_transfer_frame(RTL8139State *s, uint8_t *buf, int size, | 
					
						
							|  |  |  |     int do_interrupt, const uint8_t *dot1q_buf) | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |     struct iovec *iov = NULL; | 
					
						
							| 
									
										
										
										
											2014-11-20 19:35:03 +08:00
										 |  |  |     struct iovec vlan_iov[3]; | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |     if (!size) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ empty ethernet frame\n"); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |     if (dot1q_buf && size >= ETH_ALEN * 2) { | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         iov = (struct iovec[3]) { | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |             { .iov_base = buf, .iov_len = ETH_ALEN * 2 }, | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |             { .iov_base = (void *) dot1q_buf, .iov_len = VLAN_HLEN }, | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |             { .iov_base = buf + ETH_ALEN * 2, | 
					
						
							|  |  |  |                 .iov_len = size - ETH_ALEN * 2 }, | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         }; | 
					
						
							| 
									
										
										
										
											2014-11-20 19:35:03 +08:00
										 |  |  | 
 | 
					
						
							|  |  |  |         memcpy(vlan_iov, iov, sizeof(vlan_iov)); | 
					
						
							|  |  |  |         iov = vlan_iov; | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |     if (TxLoopBack == (s->TxConfig & TxLoopBack)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         size_t buf2_size; | 
					
						
							|  |  |  |         uint8_t *buf2; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (iov) { | 
					
						
							|  |  |  |             buf2_size = iov_size(iov, 3); | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |             buf2 = g_malloc(buf2_size); | 
					
						
							| 
									
										
											  
											
												change iov_* function prototypes to be more appropriate
Reorder arguments to be more natural, readable and
consistent with other iov_* functions, and change
argument names, from:
 iov_from_buf(iov, iov_cnt, buf, iov_off, size)
to
 iov_from_buf(iov, iov_cnt, offset, buf, bytes)
The result becomes natural English:
 copy data to this `iov' vector with `iov_cnt'
 elements starting at byte offset `offset'
 from memory buffer `buf', processing `bytes'
 bytes max.
(Try to read the original prototype this way).
Also change iov_clear() to more general iov_memset()
(it uses memset() internally anyway).
While at it, add comments to the header file
describing what the routines actually does.
The patch only renames argumens in the header, but
keeps old names in the implementation.  The next
patch will touch actual code to match.
Now, it might look wrong to pay so much attention
to so small things.  But we've so many badly designed
interfaces already so the whole thing becomes rather
confusing or error prone.  One example of this is
previous commit and small discussion which emerged
from it, with an outcome that the utility functions
like these aren't well-understdandable, leading to
strange usage cases.  That's why I paid quite some
attention to this set of functions and a few
others in subsequent patches.
Signed-off-by: Michael Tokarev <mjt@tls.msk.ru>
											
										 
											2012-03-11 18:05:12 +04:00
										 |  |  |             iov_to_buf(iov, 3, 0, buf2, buf2_size); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |             buf = buf2; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ transmit loopback mode\n"); | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:22 +08:00
										 |  |  |         rtl8139_do_receive(qemu_get_queue(s->nic), buf, size, do_interrupt); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  | 
 | 
					
						
							|  |  |  |         if (iov) { | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |             g_free(buf2); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         if (iov) { | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:22 +08:00
										 |  |  |             qemu_sendv_packet(qemu_get_queue(s->nic), iov, 3); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         } else { | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:22 +08:00
										 |  |  |             qemu_send_packet(qemu_get_queue(s->nic), buf, size); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | static int rtl8139_transmit_one(RTL8139State *s, int descriptor) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (!rtl8139_transmitter_enabled(s)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ cannot transmit from descriptor %d: transmitter " | 
					
						
							|  |  |  |             "disabled\n", descriptor); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (s->TxStatus[descriptor] & TxHostOwns) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ cannot transmit from descriptor %d: owned by host " | 
					
						
							|  |  |  |             "(%08x)\n", descriptor, s->TxStatus[descriptor]); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ transmitting from descriptor %d\n", descriptor); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(s); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     int txsize = s->TxStatus[descriptor] & 0x1fff; | 
					
						
							|  |  |  |     uint8_t txbuffer[0x2000]; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ transmit reading %d bytes from host memory at 0x%08x\n", | 
					
						
							|  |  |  |         txsize, s->TxAddr[descriptor]); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_read(d, s->TxAddr[descriptor], txbuffer, txsize); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Mark descriptor as transferred */ | 
					
						
							|  |  |  |     s->TxStatus[descriptor] |= TxHostOwns; | 
					
						
							|  |  |  |     s->TxStatus[descriptor] |= TxStatOK; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |     rtl8139_transfer_frame(s, txbuffer, txsize, 0, NULL); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ transmitted %d bytes from descriptor %d\n", txsize, | 
					
						
							|  |  |  |         descriptor); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* update interrupt */ | 
					
						
							|  |  |  |     s->IntrStatus |= TxOK; | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return 1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | /* structures and macros for task offloading */ | 
					
						
							|  |  |  | #define TCP_HEADER_DATA_OFFSET(tcp) (((be16_to_cpu(tcp->th_offset_flags) >> 12)&0xf) << 2)
 | 
					
						
							|  |  |  | #define TCP_FLAGS_ONLY(flags) ((flags)&0x3f)
 | 
					
						
							|  |  |  | #define TCP_HEADER_FLAGS(tcp) TCP_FLAGS_ONLY(be16_to_cpu(tcp->th_offset_flags))
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #define TCP_HEADER_CLEAR_FLAGS(tcp, off) ((tcp)->th_offset_flags &= cpu_to_be16(~TCP_FLAGS_ONLY(off)))
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* produces ones' complement sum of data */ | 
					
						
							|  |  |  | static uint16_t ones_complement_sum(uint8_t *data, size_t len) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t result = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     for (; len > 1; data+=2, len-=2) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         result += *(uint16_t*)data; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* add the remainder byte */ | 
					
						
							|  |  |  |     if (len) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         uint8_t odd[2] = {*data, 0}; | 
					
						
							|  |  |  |         result += *(uint16_t*)odd; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     while (result>>16) | 
					
						
							|  |  |  |         result = (result & 0xffff) + (result >> 16); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return result; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint16_t ip_checksum(void *data, size_t len) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return ~ones_complement_sum((uint8_t*)data, len); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | static int rtl8139_cplus_transmit_one(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     if (!rtl8139_transmitter_enabled(s)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode: transmitter disabled\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!rtl8139_cp_transmitter_enabled(s)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode: C+ transmitter disabled\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return 0 ; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     PCIDevice *d = PCI_DEVICE(s); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     int descriptor = s->currCPlusTxDesc; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |     dma_addr_t cplus_tx_ring_desc = rtl8139_addr64(s->TxAddr[0], s->TxAddr[1]); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* Normal priority ring */ | 
					
						
							|  |  |  |     cplus_tx_ring_desc += 16 * descriptor; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ C+ mode reading TX descriptor %d from host memory at " | 
					
						
							| 
									
										
										
										
											2011-11-23 01:03:15 +00:00
										 |  |  |         "%08x %08x = 0x"DMA_ADDR_FMT"\n", descriptor, s->TxAddr[1], | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         s->TxAddr[0], cplus_tx_ring_desc); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     uint32_t val, txdw0,txdw1,txbufLO,txbufHI; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_read(d, cplus_tx_ring_desc,    (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     txdw0 = le32_to_cpu(val); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_read(d, cplus_tx_ring_desc+4,  (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     txdw1 = le32_to_cpu(val); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_read(d, cplus_tx_ring_desc+8,  (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     txbufLO = le32_to_cpu(val); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_read(d, cplus_tx_ring_desc+12, (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     txbufHI = le32_to_cpu(val); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ C+ mode TX descriptor %d %08x %08x %08x %08x\n", descriptor, | 
					
						
							|  |  |  |         txdw0, txdw1, txbufLO, txbufHI); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | /* w0 ownership flag */ | 
					
						
							|  |  |  | #define CP_TX_OWN (1<<31)
 | 
					
						
							|  |  |  | /* w0 end of ring flag */ | 
					
						
							|  |  |  | #define CP_TX_EOR (1<<30)
 | 
					
						
							|  |  |  | /* first segment of received packet flag */ | 
					
						
							|  |  |  | #define CP_TX_FS (1<<29)
 | 
					
						
							|  |  |  | /* last segment of received packet flag */ | 
					
						
							|  |  |  | #define CP_TX_LS (1<<28)
 | 
					
						
							|  |  |  | /* large send packet flag */ | 
					
						
							|  |  |  | #define CP_TX_LGSEN (1<<27)
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | /* large send MSS mask, bits 16...25 */ | 
					
						
							|  |  |  | #define CP_TC_LGSEN_MSS_MASK ((1 << 12) - 1)
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | /* IP checksum offload flag */ | 
					
						
							|  |  |  | #define CP_TX_IPCS (1<<18)
 | 
					
						
							|  |  |  | /* UDP checksum offload flag */ | 
					
						
							|  |  |  | #define CP_TX_UDPCS (1<<17)
 | 
					
						
							|  |  |  | /* TCP checksum offload flag */ | 
					
						
							|  |  |  | #define CP_TX_TCPCS (1<<16)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* w0 bits 0...15 : buffer size */ | 
					
						
							|  |  |  | #define CP_TX_BUFFER_SIZE (1<<16)
 | 
					
						
							|  |  |  | #define CP_TX_BUFFER_SIZE_MASK (CP_TX_BUFFER_SIZE - 1)
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  | /* w1 add tag flag */ | 
					
						
							|  |  |  | #define CP_TX_TAGC (1<<17)
 | 
					
						
							|  |  |  | /* w1 bits 0...15 : VLAN tag (big endian) */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | #define CP_TX_VLAN_TAG_MASK ((1<<16) - 1)
 | 
					
						
							|  |  |  | /* w2 low  32bit of Rx buffer ptr */ | 
					
						
							|  |  |  | /* w3 high 32bit of Rx buffer ptr */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* set after transmission */ | 
					
						
							|  |  |  | /* FIFO underrun flag */ | 
					
						
							|  |  |  | #define CP_TX_STATUS_UNF (1<<25)
 | 
					
						
							|  |  |  | /* transmit error summary flag, valid if set any of three below */ | 
					
						
							|  |  |  | #define CP_TX_STATUS_TES (1<<23)
 | 
					
						
							|  |  |  | /* out-of-window collision flag */ | 
					
						
							|  |  |  | #define CP_TX_STATUS_OWC (1<<22)
 | 
					
						
							|  |  |  | /* link failure flag */ | 
					
						
							|  |  |  | #define CP_TX_STATUS_LNKF (1<<21)
 | 
					
						
							|  |  |  | /* excessive collisions flag */ | 
					
						
							|  |  |  | #define CP_TX_STATUS_EXC (1<<20)
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!(txdw0 & CP_TX_OWN)) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("C+ Tx mode : descriptor %d is owned by host\n", descriptor); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         return 0 ; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ C+ Tx mode : transmitting from descriptor %d\n", descriptor); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (txdw0 & CP_TX_FS) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ Tx mode : descriptor %d is first segment " | 
					
						
							|  |  |  |             "descriptor\n", descriptor); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* reset internal buffer offset */ | 
					
						
							|  |  |  |         s->cplus_txbuffer_offset = 0; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     int txsize = txdw0 & CP_TX_BUFFER_SIZE_MASK; | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |     dma_addr_t tx_addr = rtl8139_addr64(txbufLO, txbufHI); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     /* make sure we have enough space to assemble the packet */ | 
					
						
							|  |  |  |     if (!s->cplus_txbuffer) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         s->cplus_txbuffer_len = CP_TX_BUFFER_SIZE; | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |         s->cplus_txbuffer = g_malloc(s->cplus_txbuffer_len); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         s->cplus_txbuffer_offset = 0; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode transmission buffer allocated space %d\n", | 
					
						
							|  |  |  |             s->cplus_txbuffer_len); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-07 11:17:48 +08:00
										 |  |  |     if (s->cplus_txbuffer_offset + txsize >= s->cplus_txbuffer_len) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     { | 
					
						
							| 
									
										
										
										
											2012-03-07 11:17:48 +08:00
										 |  |  |         /* The spec didn't tell the maximum size, stick to CP_TX_BUFFER_SIZE */ | 
					
						
							|  |  |  |         txsize = s->cplus_txbuffer_len - s->cplus_txbuffer_offset; | 
					
						
							|  |  |  |         DPRINTF("+++ C+ mode transmission buffer overrun, truncated descriptor" | 
					
						
							|  |  |  |                 "length to %d\n", txsize); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* append more data to the packet */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("+++ C+ mode transmit reading %d bytes from host memory at " | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |             DMA_ADDR_FMT" to offset %d\n", txsize, tx_addr, | 
					
						
							|  |  |  |             s->cplus_txbuffer_offset); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_read(d, tx_addr, | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |                  s->cplus_txbuffer + s->cplus_txbuffer_offset, txsize); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     s->cplus_txbuffer_offset += txsize; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* seek to next Rx descriptor */ | 
					
						
							|  |  |  |     if (txdw0 & CP_TX_EOR) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         s->currCPlusTxDesc = 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         ++s->currCPlusTxDesc; | 
					
						
							|  |  |  |         if (s->currCPlusTxDesc >= 64) | 
					
						
							|  |  |  |             s->currCPlusTxDesc = 0; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* transfer ownership to target */ | 
					
						
							| 
									
										
										
										
											2015-11-09 14:45:17 +08:00
										 |  |  |     txdw0 &= ~CP_TX_OWN; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* reset error indicator bits */ | 
					
						
							|  |  |  |     txdw0 &= ~CP_TX_STATUS_UNF; | 
					
						
							|  |  |  |     txdw0 &= ~CP_TX_STATUS_TES; | 
					
						
							|  |  |  |     txdw0 &= ~CP_TX_STATUS_OWC; | 
					
						
							|  |  |  |     txdw0 &= ~CP_TX_STATUS_LNKF; | 
					
						
							|  |  |  |     txdw0 &= ~CP_TX_STATUS_EXC; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* update ring data */ | 
					
						
							|  |  |  |     val = cpu_to_le32(txdw0); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_dma_write(d, cplus_tx_ring_desc, (uint8_t *)&val, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     /* Now decide if descriptor being processed is holding the last segment of packet */ | 
					
						
							|  |  |  |     if (txdw0 & CP_TX_LS) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         uint8_t dot1q_buffer_space[VLAN_HLEN]; | 
					
						
							|  |  |  |         uint16_t *dot1q_buffer; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ Tx mode : descriptor %d is last segment descriptor\n", | 
					
						
							|  |  |  |             descriptor); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* can transfer fully assembled packet */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         uint8_t *saved_buffer  = s->cplus_txbuffer; | 
					
						
							|  |  |  |         int      saved_size    = s->cplus_txbuffer_offset; | 
					
						
							|  |  |  |         int      saved_buffer_len = s->cplus_txbuffer_len; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         /* create vlan tag */ | 
					
						
							|  |  |  |         if (txdw1 & CP_TX_TAGC) { | 
					
						
							|  |  |  |             /* the vlan tag is in BE byte order in the descriptor
 | 
					
						
							|  |  |  |              * BE + le_to_cpu() + ~swap()~ = cpu */ | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("+++ C+ Tx mode : inserting vlan tag with ""tci: %u\n", | 
					
						
							|  |  |  |                 bswap16(txdw1 & CP_TX_VLAN_TAG_MASK)); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  | 
 | 
					
						
							|  |  |  |             dot1q_buffer = (uint16_t *) dot1q_buffer_space; | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |             dot1q_buffer[0] = cpu_to_be16(ETH_P_VLAN); | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |             /* BE + le_to_cpu() + ~cpu_to_le()~ = BE */ | 
					
						
							|  |  |  |             dot1q_buffer[1] = cpu_to_le16(txdw1 & CP_TX_VLAN_TAG_MASK); | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  |             dot1q_buffer = NULL; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         /* reset the card space to protect from recursive call */ | 
					
						
							|  |  |  |         s->cplus_txbuffer = NULL; | 
					
						
							|  |  |  |         s->cplus_txbuffer_offset = 0; | 
					
						
							|  |  |  |         s->cplus_txbuffer_len = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |         if (txdw0 & (CP_TX_IPCS | CP_TX_UDPCS | CP_TX_TCPCS | CP_TX_LGSEN)) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("+++ C+ mode offloaded task checksum\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 14:30:37 +01:00
										 |  |  |             /* Large enough for Ethernet and IP headers? */ | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:55 +01:00
										 |  |  |             if (saved_size < ETH_HLEN + sizeof(struct ip_header)) { | 
					
						
							| 
									
										
										
										
											2015-07-15 14:30:37 +01:00
										 |  |  |                 goto skip_offload; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             /* ip packet header */ | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:55 +01:00
										 |  |  |             struct ip_header *ip = NULL; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             int hlen = 0; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |             uint8_t  ip_protocol = 0; | 
					
						
							|  |  |  |             uint16_t ip_data_len = 0; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-07-31 21:16:51 +00:00
										 |  |  |             uint8_t *eth_payload_data = NULL; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |             size_t   eth_payload_len  = 0; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |             int proto = be16_to_cpu(*(uint16_t *)(saved_buffer + 12)); | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  |             if (proto != ETH_P_IP) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             { | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  |                 goto skip_offload; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  |             DPRINTF("+++ C+ mode has IP packet\n"); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:57 +01:00
										 |  |  |             /* Note on memory alignment: eth_payload_data is 16-bit aligned
 | 
					
						
							|  |  |  |              * since saved_buffer is allocated with g_malloc() and ETH_HLEN is | 
					
						
							|  |  |  |              * even.  32-bit accesses must use ldl/stl wrappers to avoid | 
					
						
							|  |  |  |              * unaligned accesses. | 
					
						
							|  |  |  |              */ | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  |             eth_payload_data = saved_buffer + ETH_HLEN; | 
					
						
							|  |  |  |             eth_payload_len  = saved_size   - ETH_HLEN; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:55 +01:00
										 |  |  |             ip = (struct ip_header*)eth_payload_data; | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |             if (IP_HEADER_VERSION(ip) != IP_HEADER_VERSION_4) { | 
					
						
							|  |  |  |                 DPRINTF("+++ C+ mode packet has bad IP version %d " | 
					
						
							|  |  |  |                     "expected %d\n", IP_HEADER_VERSION(ip), | 
					
						
							|  |  |  |                     IP_HEADER_VERSION_4); | 
					
						
							|  |  |  |                 goto skip_offload; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |             hlen = IP_HDR_GET_LEN(ip); | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:55 +01:00
										 |  |  |             if (hlen < sizeof(struct ip_header) || hlen > eth_payload_len) { | 
					
						
							| 
									
										
										
										
											2015-07-15 17:32:32 +01:00
										 |  |  |                 goto skip_offload; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  |             ip_protocol = ip->ip_p; | 
					
						
							| 
									
										
										
										
											2015-07-15 17:34:40 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |             ip_data_len = be16_to_cpu(ip->ip_len); | 
					
						
							|  |  |  |             if (ip_data_len < hlen || ip_data_len > eth_payload_len) { | 
					
						
							|  |  |  |                 goto skip_offload; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             ip_data_len -= hlen; | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |             if (txdw0 & CP_TX_IPCS) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             { | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 DPRINTF("+++ C+ mode need IP checksum\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:32:32 +01:00
										 |  |  |                 ip->ip_sum = 0; | 
					
						
							|  |  |  |                 ip->ip_sum = ip_checksum(ip, hlen); | 
					
						
							|  |  |  |                 DPRINTF("+++ C+ mode IP header len=%d checksum=%04x\n", | 
					
						
							|  |  |  |                     hlen, ip->ip_sum); | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:02 -04:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |             if ((txdw0 & CP_TX_LGSEN) && ip_protocol == IP_PROTO_TCP) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2015-07-15 17:36:15 +01:00
										 |  |  |                 /* Large enough for the TCP header? */ | 
					
						
							|  |  |  |                 if (ip_data_len < sizeof(tcp_header)) { | 
					
						
							|  |  |  |                     goto skip_offload; | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 int large_send_mss = (txdw0 >> 16) & CP_TC_LGSEN_MSS_MASK; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 DPRINTF("+++ C+ mode offloaded task TSO MTU=%d IP data %d " | 
					
						
							|  |  |  |                     "frame data %d specified MSS=%d\n", ETH_MTU, | 
					
						
							|  |  |  |                     ip_data_len, saved_size - ETH_HLEN, large_send_mss); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 int tcp_send_offset = 0; | 
					
						
							|  |  |  |                 int send_count = 0; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 /* maximum IP header length is 60 bytes */ | 
					
						
							|  |  |  |                 uint8_t saved_ip_header[60]; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 /* save IP header template; data area is used in tcp checksum calculation */ | 
					
						
							|  |  |  |                 memcpy(saved_ip_header, eth_payload_data, hlen); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 /* a placeholder for checksum calculation routine in tcp case */ | 
					
						
							|  |  |  |                 uint8_t *data_to_checksum     = eth_payload_data + hlen - 12; | 
					
						
							|  |  |  |                 //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;
 | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 /* pointer to TCP header */ | 
					
						
							|  |  |  |                 tcp_header *p_tcp_hdr = (tcp_header*)(eth_payload_data + hlen); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 int tcp_hlen = TCP_HEADER_DATA_OFFSET(p_tcp_hdr); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:39:29 +01:00
										 |  |  |                 /* Invalid TCP data offset? */ | 
					
						
							|  |  |  |                 if (tcp_hlen < sizeof(tcp_header) || tcp_hlen > ip_data_len) { | 
					
						
							|  |  |  |                     goto skip_offload; | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 /* ETH_MTU = ip header len + tcp header len + payload */ | 
					
						
							|  |  |  |                 int tcp_data_len = ip_data_len - tcp_hlen; | 
					
						
							|  |  |  |                 int tcp_chunk_size = ETH_MTU - hlen - tcp_hlen; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 DPRINTF("+++ C+ mode TSO IP data len %d TCP hlen %d TCP " | 
					
						
							|  |  |  |                     "data len %d TCP chunk size %d\n", ip_data_len, | 
					
						
							|  |  |  |                     tcp_hlen, tcp_data_len, tcp_chunk_size); | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 /* note the cycle below overwrites IP header data,
 | 
					
						
							|  |  |  |                    but restores it from saved_ip_header before sending packet */ | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 int is_last_frame = 0; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                 for (tcp_send_offset = 0; tcp_send_offset < tcp_data_len; tcp_send_offset += tcp_chunk_size) | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |                 { | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     uint16_t chunk_size = tcp_chunk_size; | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* check if this is the last frame */ | 
					
						
							|  |  |  |                     if (tcp_send_offset + tcp_chunk_size >= tcp_data_len) | 
					
						
							|  |  |  |                     { | 
					
						
							|  |  |  |                         is_last_frame = 1; | 
					
						
							|  |  |  |                         chunk_size = tcp_data_len - tcp_send_offset; | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     DPRINTF("+++ C+ mode TSO TCP seqno %08x\n", | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:57 +01:00
										 |  |  |                             ldl_be_p(&p_tcp_hdr->th_seq)); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |                     /* add 4 TCP pseudoheader fields */ | 
					
						
							|  |  |  |                     /* copy IP source and destination fields */ | 
					
						
							| 
									
										
										
										
											2006-07-10 21:38:17 +00:00
										 |  |  |                     memcpy(data_to_checksum, saved_ip_header + 12, 8); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     DPRINTF("+++ C+ mode TSO calculating TCP checksum for " | 
					
						
							|  |  |  |                         "packet with %d bytes data\n", tcp_hlen + | 
					
						
							|  |  |  |                         chunk_size); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     if (tcp_send_offset) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |                     { | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                         memcpy((uint8_t*)p_tcp_hdr + tcp_hlen, (uint8_t*)p_tcp_hdr + tcp_hlen + tcp_send_offset, chunk_size); | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* keep PUSH and FIN flags only for the last frame */ | 
					
						
							|  |  |  |                     if (!is_last_frame) | 
					
						
							|  |  |  |                     { | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:56 +01:00
										 |  |  |                         TCP_HEADER_CLEAR_FLAGS(p_tcp_hdr, TH_PUSH | TH_FIN); | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* recalculate TCP checksum */ | 
					
						
							|  |  |  |                     ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum; | 
					
						
							|  |  |  |                     p_tcpip_hdr->zeros      = 0; | 
					
						
							|  |  |  |                     p_tcpip_hdr->ip_proto   = IP_PROTO_TCP; | 
					
						
							|  |  |  |                     p_tcpip_hdr->ip_payload = cpu_to_be16(tcp_hlen + chunk_size); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     p_tcp_hdr->th_sum = 0; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     int tcp_checksum = ip_checksum(data_to_checksum, tcp_hlen + chunk_size + 12); | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode TSO TCP checksum %04x\n", | 
					
						
							|  |  |  |                         tcp_checksum); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     p_tcp_hdr->th_sum = tcp_checksum; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* restore IP header */ | 
					
						
							|  |  |  |                     memcpy(eth_payload_data, saved_ip_header, hlen); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* set IP data length and recalculate IP checksum */ | 
					
						
							|  |  |  |                     ip->ip_len = cpu_to_be16(hlen + tcp_hlen + chunk_size); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* increment IP id for subsequent frames */ | 
					
						
							|  |  |  |                     ip->ip_id = cpu_to_be16(tcp_send_offset/tcp_chunk_size + be16_to_cpu(ip->ip_id)); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     ip->ip_sum = 0; | 
					
						
							|  |  |  |                     ip->ip_sum = ip_checksum(eth_payload_data, hlen); | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode TSO IP header len=%d " | 
					
						
							|  |  |  |                         "checksum=%04x\n", hlen, ip->ip_sum); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     int tso_send_size = ETH_HLEN + hlen + tcp_hlen + chunk_size; | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode TSO transferring packet size " | 
					
						
							|  |  |  |                         "%d\n", tso_send_size); | 
					
						
							|  |  |  |                     rtl8139_transfer_frame(s, saved_buffer, tso_send_size, | 
					
						
							|  |  |  |                         0, (uint8_t *) dot1q_buffer); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     /* add transferred count to TCP sequence number */ | 
					
						
							| 
									
										
										
										
											2015-08-03 13:15:57 +01:00
										 |  |  |                     stl_be_p(&p_tcp_hdr->th_seq, | 
					
						
							|  |  |  |                              chunk_size + ldl_be_p(&p_tcp_hdr->th_seq)); | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  |                     ++send_count; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |                 } | 
					
						
							| 
									
										
										
										
											2015-07-15 17:17:28 +01:00
										 |  |  | 
 | 
					
						
							|  |  |  |                 /* Stop sending this frame */ | 
					
						
							|  |  |  |                 saved_size = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             else if (txdw0 & (CP_TX_TCPCS|CP_TX_UDPCS)) | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 DPRINTF("+++ C+ mode need TCP or UDP checksum\n"); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 /* maximum IP header length is 60 bytes */ | 
					
						
							|  |  |  |                 uint8_t saved_ip_header[60]; | 
					
						
							|  |  |  |                 memcpy(saved_ip_header, eth_payload_data, hlen); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 uint8_t *data_to_checksum     = eth_payload_data + hlen - 12; | 
					
						
							|  |  |  |                 //                    size_t   data_to_checksum_len = eth_payload_len  - hlen + 12;
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 /* add 4 TCP pseudoheader fields */ | 
					
						
							|  |  |  |                 /* copy IP source and destination fields */ | 
					
						
							|  |  |  |                 memcpy(data_to_checksum, saved_ip_header + 12, 8); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 if ((txdw0 & CP_TX_TCPCS) && ip_protocol == IP_PROTO_TCP) | 
					
						
							|  |  |  |                 { | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode calculating TCP checksum for " | 
					
						
							|  |  |  |                         "packet with %d bytes data\n", ip_data_len); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     ip_pseudo_header *p_tcpip_hdr = (ip_pseudo_header *)data_to_checksum; | 
					
						
							|  |  |  |                     p_tcpip_hdr->zeros      = 0; | 
					
						
							|  |  |  |                     p_tcpip_hdr->ip_proto   = IP_PROTO_TCP; | 
					
						
							|  |  |  |                     p_tcpip_hdr->ip_payload = cpu_to_be16(ip_data_len); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     tcp_header* p_tcp_hdr = (tcp_header *) (data_to_checksum+12); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     p_tcp_hdr->th_sum = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     int tcp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12); | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode TCP checksum %04x\n", | 
					
						
							|  |  |  |                         tcp_checksum); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     p_tcp_hdr->th_sum = tcp_checksum; | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  |                 else if ((txdw0 & CP_TX_UDPCS) && ip_protocol == IP_PROTO_UDP) | 
					
						
							|  |  |  |                 { | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode calculating UDP checksum for " | 
					
						
							|  |  |  |                         "packet with %d bytes data\n", ip_data_len); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     ip_pseudo_header *p_udpip_hdr = (ip_pseudo_header *)data_to_checksum; | 
					
						
							|  |  |  |                     p_udpip_hdr->zeros      = 0; | 
					
						
							|  |  |  |                     p_udpip_hdr->ip_proto   = IP_PROTO_UDP; | 
					
						
							|  |  |  |                     p_udpip_hdr->ip_payload = cpu_to_be16(ip_data_len); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     udp_header *p_udp_hdr = (udp_header *) (data_to_checksum+12); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     p_udp_hdr->uh_sum = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     int udp_checksum = ip_checksum(data_to_checksum, ip_data_len + 12); | 
					
						
							|  |  |  |                     DPRINTF("+++ C+ mode UDP checksum %04x\n", | 
					
						
							|  |  |  |                         udp_checksum); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                     p_udp_hdr->uh_sum = udp_checksum; | 
					
						
							|  |  |  |                 } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                 /* restore IP header */ | 
					
						
							|  |  |  |                 memcpy(eth_payload_data, saved_ip_header, hlen); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             } | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-07-15 17:13:32 +01:00
										 |  |  | skip_offload: | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         /* update tally counter */ | 
					
						
							|  |  |  |         ++s->tally_counters.TxOk; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode transmitting %d bytes packet\n", saved_size); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-22 19:11:23 -04:00
										 |  |  |         rtl8139_transfer_frame(s, saved_buffer, saved_size, 1, | 
					
						
							|  |  |  |             (uint8_t *) dot1q_buffer); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* restore card space if there was no recursion and reset offset */ | 
					
						
							|  |  |  |         if (!s->cplus_txbuffer) | 
					
						
							|  |  |  |         { | 
					
						
							|  |  |  |             s->cplus_txbuffer        = saved_buffer; | 
					
						
							|  |  |  |             s->cplus_txbuffer_len    = saved_buffer_len; | 
					
						
							|  |  |  |             s->cplus_txbuffer_offset = 0; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         else | 
					
						
							|  |  |  |         { | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |             g_free(saved_buffer); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("+++ C+ mode transmission continue to next descriptor\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return 1; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_cplus_transmit(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     int txcount = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     while (rtl8139_cplus_transmit_one(s)) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         ++txcount; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Mark transfer completed */ | 
					
						
							|  |  |  |     if (!txcount) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("C+ mode : transmitter queue stalled, current TxDesc = %d\n", | 
					
						
							|  |  |  |             s->currCPlusTxDesc); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     else | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         /* update interrupt status */ | 
					
						
							|  |  |  |         s->IntrStatus |= TxOK; | 
					
						
							|  |  |  |         rtl8139_update_irq(s); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_transmit(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     int descriptor = s->currTxDesc, txcount = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /*while*/ | 
					
						
							|  |  |  |     if (rtl8139_transmit_one(s, descriptor)) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         ++s->currTxDesc; | 
					
						
							|  |  |  |         s->currTxDesc %= 4; | 
					
						
							|  |  |  |         ++txcount; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Mark transfer completed */ | 
					
						
							|  |  |  |     if (!txcount) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("transmitter queue stalled, current TxDesc = %d\n", | 
					
						
							|  |  |  |             s->currTxDesc); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_TxStatus_write(RTL8139State *s, uint32_t txRegOffset, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     int descriptor = txRegOffset/4; | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* handle C+ transmit mode register configuration */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-01-13 15:20:14 +00:00
										 |  |  |     if (s->cplus_enabled) | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF("RTL8139C+ DTCCR write offset=0x%x val=0x%08x " | 
					
						
							|  |  |  |             "descriptor=%d\n", txRegOffset, val, descriptor); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |         /* handle Dump Tally Counters command */ | 
					
						
							|  |  |  |         s->TxStatus[descriptor] = val; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         if (descriptor == 0 && (val & 0x8)) | 
					
						
							|  |  |  |         { | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  |             hwaddr tc_addr = rtl8139_addr64(s->TxStatus[0] & ~0x3f, s->TxStatus[1]); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* dump tally counters to specified memory location */ | 
					
						
							| 
									
										
										
										
											2011-10-31 17:06:48 +11:00
										 |  |  |             RTL8139TallyCounters_dma_write(s, tc_addr); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             /* mark dump completed */ | 
					
						
							|  |  |  |             s->TxStatus[0] &= ~0x8; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("TxStatus write offset=0x%x val=0x%08x descriptor=%d\n", | 
					
						
							|  |  |  |         txRegOffset, val, descriptor); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* mask only reserved bits */ | 
					
						
							|  |  |  |     val &= ~0xff00c000; /* these bits are reset on write */ | 
					
						
							|  |  |  |     val = SET_MASKED(val, 0x00c00000, s->TxStatus[descriptor]); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->TxStatus[descriptor] = val; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* attempt to start transmission */ | 
					
						
							|  |  |  |     rtl8139_transmit(s); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  | static uint32_t rtl8139_TxStatus_TxAddr_read(RTL8139State *s, uint32_t regs[], | 
					
						
							|  |  |  |                                              uint32_t base, uint8_t addr, | 
					
						
							|  |  |  |                                              int size) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |     uint32_t reg = (addr - base) / 4; | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |     uint32_t offset = addr & 0x3; | 
					
						
							|  |  |  |     uint32_t ret = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (addr & (size - 1)) { | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |         DPRINTF("not implemented read for TxStatus/TxAddr " | 
					
						
							|  |  |  |                 "addr=0x%x size=0x%x\n", addr, size); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |         return ret; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |     switch (size) { | 
					
						
							|  |  |  |     case 1: /* fall through */ | 
					
						
							|  |  |  |     case 2: /* fall through */ | 
					
						
							|  |  |  |     case 4: | 
					
						
							| 
									
										
										
										
											2012-05-07 15:00:45 +03:00
										 |  |  |         ret = (regs[reg] >> offset * 8) & (((uint64_t)1 << (size * 8)) - 1); | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |         DPRINTF("TxStatus/TxAddr[%d] read addr=0x%x size=0x%x val=0x%08x\n", | 
					
						
							|  |  |  |                 reg, addr, size, ret); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |         DPRINTF("unsupported size 0x%x of TxStatus/TxAddr reading\n", size); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint16_t rtl8139_TSAD_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint16_t ret = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Simulate TSAD, it is read only anyway */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     ret = ((s->TxStatus[3] & TxStatOK  )?TSAD_TOK3:0) | 
					
						
							|  |  |  |          |((s->TxStatus[2] & TxStatOK  )?TSAD_TOK2:0) | 
					
						
							|  |  |  |          |((s->TxStatus[1] & TxStatOK  )?TSAD_TOK1:0) | 
					
						
							|  |  |  |          |((s->TxStatus[0] & TxStatOK  )?TSAD_TOK0:0) | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |          |((s->TxStatus[3] & TxUnderrun)?TSAD_TUN3:0) | 
					
						
							|  |  |  |          |((s->TxStatus[2] & TxUnderrun)?TSAD_TUN2:0) | 
					
						
							|  |  |  |          |((s->TxStatus[1] & TxUnderrun)?TSAD_TUN1:0) | 
					
						
							|  |  |  |          |((s->TxStatus[0] & TxUnderrun)?TSAD_TUN0:0) | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |          |((s->TxStatus[3] & TxAborted )?TSAD_TABT3:0) | 
					
						
							|  |  |  |          |((s->TxStatus[2] & TxAborted )?TSAD_TABT2:0) | 
					
						
							|  |  |  |          |((s->TxStatus[1] & TxAborted )?TSAD_TABT1:0) | 
					
						
							|  |  |  |          |((s->TxStatus[0] & TxAborted )?TSAD_TABT0:0) | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |          |((s->TxStatus[3] & TxHostOwns )?TSAD_OWN3:0) | 
					
						
							|  |  |  |          |((s->TxStatus[2] & TxHostOwns )?TSAD_OWN2:0) | 
					
						
							|  |  |  |          |((s->TxStatus[1] & TxHostOwns )?TSAD_OWN1:0) | 
					
						
							|  |  |  |          |((s->TxStatus[0] & TxHostOwns )?TSAD_OWN0:0) ; | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("TSAD read val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint16_t rtl8139_CSCR_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint16_t ret = s->CSCR; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("CSCR read val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_TxAddr_write(RTL8139State *s, uint32_t txAddrOffset, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("TxAddr write offset=0x%x val=0x%08x\n", txAddrOffset, val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-19 18:20:28 +00:00
										 |  |  |     s->TxAddr[txAddrOffset/4] = val; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_TxAddr_read(RTL8139State *s, uint32_t txAddrOffset) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2007-03-19 18:20:28 +00:00
										 |  |  |     uint32_t ret = s->TxAddr[txAddrOffset/4]; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("TxAddr read offset=0x%x val=0x%08x\n", txAddrOffset, ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_RxBufPtr_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxBufPtr write val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* this value is off by 16 */ | 
					
						
							|  |  |  |     s->RxBufPtr = MOD2(val + 0x10, s->RxBufferSize); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-05-22 14:50:18 +02:00
										 |  |  |     /* more buffer space may be available so try to receive */ | 
					
						
							|  |  |  |     qemu_flush_queued_packets(qemu_get_queue(s->nic)); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF(" CAPR write: rx buffer length %d head 0x%04x read 0x%04x\n", | 
					
						
							|  |  |  |         s->RxBufferSize, s->RxBufAddr, s->RxBufPtr); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_RxBufPtr_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* this value is off by 16 */ | 
					
						
							|  |  |  |     uint32_t ret = s->RxBufPtr - 0x10; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxBufPtr read val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_RxBufAddr_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     /* this value is NOT off by 16 */ | 
					
						
							|  |  |  |     uint32_t ret = s->RxBufAddr; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxBufAddr read val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_RxBuf_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxBuf write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->RxBuf = val; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* may need to reset rxring here */ | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_RxBuf_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->RxBuf; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("RxBuf read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_IntrMask_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("IntrMask write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0x1e00, s->IntrMask); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->IntrMask = val; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_IntrMask_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->IntrMask; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("IntrMask read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_IntrStatus_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("IntrStatus write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #if 0
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* writing to ISR has no effect */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #else
 | 
					
						
							|  |  |  |     uint16_t newStatus = s->IntrStatus & ~val; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     newStatus = SET_MASKED(newStatus, 0x1e00, s->IntrStatus); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* writing 1 to interrupt status register bit clears it */ | 
					
						
							|  |  |  |     s->IntrStatus = 0; | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->IntrStatus = newStatus; | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     rtl8139_set_next_tctr_time(s); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     rtl8139_update_irq(s); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | #endif
 | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_IntrStatus_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->IntrStatus; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("IntrStatus read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  | #if 0
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* reading ISR clears all interrupts */ | 
					
						
							|  |  |  |     s->IntrStatus = 0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_MultiIntr_write(RTL8139State *s, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("MultiIntr write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-26 10:29:36 +02:00
										 |  |  |     /* mask unwritable bits */ | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     val = SET_MASKED(val, 0xf000, s->MultiIntr); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->MultiIntr = val; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_MultiIntr_read(RTL8139State *s) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     uint32_t ret = s->MultiIntr; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("MultiIntr read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_io_writeb(void *opaque, uint8_t addr, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (addr) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2013-11-18 21:41:44 +02:00
										 |  |  |         case MAC0 ... MAC0+4: | 
					
						
							|  |  |  |             s->phys[addr - MAC0] = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case MAC0+5: | 
					
						
							| 
									
										
										
										
											2013-10-17 15:02:50 +08:00
										 |  |  |             s->phys[addr - MAC0] = val; | 
					
						
							|  |  |  |             qemu_format_nic_info_str(qemu_get_queue(s->nic), s->phys); | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         case MAC0+6 ... MAC0+7: | 
					
						
							|  |  |  |             /* reserved */ | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case MAR0 ... MAR0+7: | 
					
						
							|  |  |  |             s->mult[addr - MAR0] = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case ChipCmd: | 
					
						
							|  |  |  |             rtl8139_ChipCmd_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Cfg9346: | 
					
						
							|  |  |  |             rtl8139_Cfg9346_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case TxConfig: /* windows driver sometimes writes using byte-lenth call */ | 
					
						
							|  |  |  |             rtl8139_TxConfig_writeb(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config0: | 
					
						
							|  |  |  |             rtl8139_Config0_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config1: | 
					
						
							|  |  |  |             rtl8139_Config1_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config3: | 
					
						
							|  |  |  |             rtl8139_Config3_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config4: | 
					
						
							|  |  |  |             rtl8139_Config4_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config5: | 
					
						
							|  |  |  |             rtl8139_Config5_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case MediaStatus: | 
					
						
							|  |  |  |             /* ignore */ | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("not implemented write(b) to MediaStatus val=0x%02x\n", | 
					
						
							|  |  |  |                 val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case HltClk: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("HltClk write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             if (val == 'R') | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 s->clock_enabled = 1; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             else if (val == 'H') | 
					
						
							|  |  |  |             { | 
					
						
							|  |  |  |                 s->clock_enabled = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxThresh: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ TxThresh write(b) val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->TxThresh = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxPoll: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ TxPoll write(b) val=0x%02x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             if (val & (1 << 7)) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("C+ TxPoll high priority transmission (not " | 
					
						
							|  |  |  |                     "implemented)\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                 //rtl8139_cplus_transmit(s);
 | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |             if (val & (1 << 6)) | 
					
						
							|  |  |  |             { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |                 DPRINTF("C+ TxPoll normal priority transmission\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |                 rtl8139_cplus_transmit(s); | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         default: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("not implemented write(b) addr=0x%x val=0x%02x\n", addr, | 
					
						
							|  |  |  |                 val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_io_writew(void *opaque, uint8_t addr, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (addr) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         case IntrMask: | 
					
						
							|  |  |  |             rtl8139_IntrMask_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case IntrStatus: | 
					
						
							|  |  |  |             rtl8139_IntrStatus_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case MultiIntr: | 
					
						
							|  |  |  |             rtl8139_MultiIntr_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxBufPtr: | 
					
						
							|  |  |  |             rtl8139_RxBufPtr_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case BasicModeCtrl: | 
					
						
							|  |  |  |             rtl8139_BasicModeCtrl_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case BasicModeStatus: | 
					
						
							|  |  |  |             rtl8139_BasicModeStatus_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case NWayAdvert: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("NWayAdvert write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->NWayAdvert = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case NWayLPAR: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("forbidden NWayLPAR write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case NWayExpansion: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("NWayExpansion write(w) val=0x%04x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->NWayExpansion = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case CpCmd: | 
					
						
							|  |  |  |             rtl8139_CpCmd_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         case IntrMitigate: | 
					
						
							|  |  |  |             rtl8139_IntrMitigate_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         default: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("ioport write(w) addr=0x%x val=0x%04x via write(b)\n", | 
					
						
							|  |  |  |                 addr, val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             rtl8139_io_writeb(opaque, addr, val & 0xff); | 
					
						
							|  |  |  |             rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  | static void rtl8139_set_next_tctr_time(RTL8139State *s) | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2015-08-24 19:29:45 +02:00
										 |  |  |     const uint64_t ns_per_period = (uint64_t)PCI_PERIOD << 32; | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |     DPRINTF("entered rtl8139_set_next_tctr_time\n"); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     /* This function is called at least once per period, so it is a good
 | 
					
						
							|  |  |  |      * place to update the timer base. | 
					
						
							|  |  |  |      * | 
					
						
							|  |  |  |      * After one iteration of this loop the value in the Timer register does | 
					
						
							|  |  |  |      * not change, but the device model is counting up by 2^32 ticks (approx. | 
					
						
							|  |  |  |      * 130 seconds). | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |      */ | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     while (s->TCTR_base + ns_per_period <= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)) { | 
					
						
							|  |  |  |         s->TCTR_base += ns_per_period; | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     if (!s->TimerInt) { | 
					
						
							|  |  |  |         timer_del(s->timer); | 
					
						
							|  |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2015-08-24 19:29:45 +02:00
										 |  |  |         uint64_t delta = (uint64_t)s->TimerInt * PCI_PERIOD; | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |         if (s->TCTR_base + delta <= qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)) { | 
					
						
							|  |  |  |             delta += ns_per_period; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         timer_mod(s->timer, s->TCTR_base + delta); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | static void rtl8139_io_writel(void *opaque, uint8_t addr, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (addr) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         case RxMissed: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("RxMissed clearing on write\n"); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->RxMissed = 0; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxConfig: | 
					
						
							|  |  |  |             rtl8139_TxConfig_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxConfig: | 
					
						
							|  |  |  |             rtl8139_RxConfig_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxStatus0 ... TxStatus0+4*4-1: | 
					
						
							|  |  |  |             rtl8139_TxStatus_write(s, addr-TxStatus0, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxAddr0 ... TxAddr0+4*4-1: | 
					
						
							|  |  |  |             rtl8139_TxAddr_write(s, addr-TxAddr0, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxBuf: | 
					
						
							|  |  |  |             rtl8139_RxBuf_write(s, val); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxRingAddrLO: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ RxRing low bits write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->RxRingAddrLO = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxRingAddrHI: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ RxRing high bits write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             s->RxRingAddrHI = val; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         case Timer: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("TCTR Timer reset on write\n"); | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |             s->TCTR_base = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |             rtl8139_set_next_tctr_time(s); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case FlashReg: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("FlashReg TimerInt write val=0x%08x\n", val); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |             if (s->TimerInt != val) { | 
					
						
							|  |  |  |                 s->TimerInt = val; | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |                 rtl8139_set_next_tctr_time(s); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         default: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("ioport write(l) addr=0x%x val=0x%08x via write(b)\n", | 
					
						
							|  |  |  |                 addr, val); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             rtl8139_io_writeb(opaque, addr, val & 0xff); | 
					
						
							|  |  |  |             rtl8139_io_writeb(opaque, addr + 1, (val >> 8) & 0xff); | 
					
						
							|  |  |  |             rtl8139_io_writeb(opaque, addr + 2, (val >> 16) & 0xff); | 
					
						
							|  |  |  |             rtl8139_io_writeb(opaque, addr + 3, (val >> 24) & 0xff); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_io_readb(void *opaque, uint8_t addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  |     int ret; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (addr) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         case MAC0 ... MAC0+5: | 
					
						
							|  |  |  |             ret = s->phys[addr - MAC0]; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case MAC0+6 ... MAC0+7: | 
					
						
							|  |  |  |             ret = 0; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case MAR0 ... MAR0+7: | 
					
						
							|  |  |  |             ret = s->mult[addr - MAR0]; | 
					
						
							|  |  |  |             break; | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |         case TxStatus0 ... TxStatus0+4*4-1: | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |             ret = rtl8139_TxStatus_TxAddr_read(s, s->TxStatus, TxStatus0, | 
					
						
							|  |  |  |                                                addr, 1); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         case ChipCmd: | 
					
						
							|  |  |  |             ret = rtl8139_ChipCmd_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Cfg9346: | 
					
						
							|  |  |  |             ret = rtl8139_Cfg9346_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config0: | 
					
						
							|  |  |  |             ret = rtl8139_Config0_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config1: | 
					
						
							|  |  |  |             ret = rtl8139_Config1_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config3: | 
					
						
							|  |  |  |             ret = rtl8139_Config3_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config4: | 
					
						
							|  |  |  |             ret = rtl8139_Config4_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case Config5: | 
					
						
							|  |  |  |             ret = rtl8139_Config5_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case MediaStatus: | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  |             /* The LinkDown bit of MediaStatus is inverse with link status */ | 
					
						
							|  |  |  |             ret = 0xd0 | (~s->BasicModeStatus & 0x04); | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("MediaStatus read 0x%x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case HltClk: | 
					
						
							|  |  |  |             ret = s->clock_enabled; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("HltClk read 0x%x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case PCIRevisionID: | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             ret = RTL8139_PCI_REVID; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("PCI Revision ID read 0x%x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxThresh: | 
					
						
							|  |  |  |             ret = s->TxThresh; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ TxThresh read(b) val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case 0x43: /* Part of TxConfig register. Windows driver tries to read it */ | 
					
						
							|  |  |  |             ret = s->TxConfig >> 24; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("RTL8139C TxConfig at 0x43 read(b) val=0x%02x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         default: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("not implemented read(b) addr=0x%x\n", addr); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             ret = 0; | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_io_readw(void *opaque, uint8_t addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  |     uint32_t ret; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (addr) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |         case TxAddr0 ... TxAddr0+4*4-1: | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |             ret = rtl8139_TxStatus_TxAddr_read(s, s->TxAddr, TxAddr0, addr, 2); | 
					
						
							| 
									
										
										
										
											2012-03-05 11:08:42 +08:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         case IntrMask: | 
					
						
							|  |  |  |             ret = rtl8139_IntrMask_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case IntrStatus: | 
					
						
							|  |  |  |             ret = rtl8139_IntrStatus_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case MultiIntr: | 
					
						
							|  |  |  |             ret = rtl8139_MultiIntr_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxBufPtr: | 
					
						
							|  |  |  |             ret = rtl8139_RxBufPtr_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         case RxBufAddr: | 
					
						
							|  |  |  |             ret = rtl8139_RxBufAddr_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         case BasicModeCtrl: | 
					
						
							|  |  |  |             ret = rtl8139_BasicModeCtrl_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case BasicModeStatus: | 
					
						
							|  |  |  |             ret = rtl8139_BasicModeStatus_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  |         case NWayAdvert: | 
					
						
							|  |  |  |             ret = s->NWayAdvert; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("NWayAdvert read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case NWayLPAR: | 
					
						
							|  |  |  |             ret = s->NWayLPAR; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("NWayLPAR read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |         case NWayExpansion: | 
					
						
							|  |  |  |             ret = s->NWayExpansion; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("NWayExpansion read(w) val=0x%04x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case CpCmd: | 
					
						
							|  |  |  |             ret = rtl8139_CpCmd_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         case IntrMitigate: | 
					
						
							|  |  |  |             ret = rtl8139_IntrMitigate_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |         case TxSummary: | 
					
						
							|  |  |  |             ret = rtl8139_TSAD_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case CSCR: | 
					
						
							|  |  |  |             ret = rtl8139_CSCR_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         default: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("ioport read(w) addr=0x%x via read(b)\n", addr); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             ret  = rtl8139_io_readb(opaque, addr); | 
					
						
							|  |  |  |             ret |= rtl8139_io_readb(opaque, addr + 1) << 8; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("ioport read(w) addr=0x%x val=0x%04x\n", addr, ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint32_t rtl8139_io_readl(void *opaque, uint8_t addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  |     uint32_t ret; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     switch (addr) | 
					
						
							|  |  |  |     { | 
					
						
							|  |  |  |         case RxMissed: | 
					
						
							|  |  |  |             ret = s->RxMissed; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("RxMissed read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxConfig: | 
					
						
							|  |  |  |             ret = rtl8139_TxConfig_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxConfig: | 
					
						
							|  |  |  |             ret = rtl8139_RxConfig_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxStatus0 ... TxStatus0+4*4-1: | 
					
						
							| 
									
										
										
										
											2012-04-11 12:01:44 +01:00
										 |  |  |             ret = rtl8139_TxStatus_TxAddr_read(s, s->TxStatus, TxStatus0, | 
					
						
							|  |  |  |                                                addr, 4); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case TxAddr0 ... TxAddr0+4*4-1: | 
					
						
							|  |  |  |             ret = rtl8139_TxAddr_read(s, addr-TxAddr0); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxBuf: | 
					
						
							|  |  |  |             ret = rtl8139_RxBuf_read(s); | 
					
						
							|  |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxRingAddrLO: | 
					
						
							|  |  |  |             ret = s->RxRingAddrLO; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ RxRing low bits read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case RxRingAddrHI: | 
					
						
							|  |  |  |             ret = s->RxRingAddrHI; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("C+ RxRing high bits read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case Timer: | 
					
						
							| 
									
										
										
										
											2015-08-24 19:29:45 +02:00
										 |  |  |             ret = (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) - s->TCTR_base) / | 
					
						
							|  |  |  |                   PCI_PERIOD; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("TCTR Timer read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         case FlashReg: | 
					
						
							|  |  |  |             ret = s->TimerInt; | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("FlashReg TimerInt read val=0x%08x\n", ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         default: | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("ioport read(l) addr=0x%x via read(b)\n", addr); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |             ret  = rtl8139_io_readb(opaque, addr); | 
					
						
							|  |  |  |             ret |= rtl8139_io_readb(opaque, addr + 1) << 8; | 
					
						
							|  |  |  |             ret |= rtl8139_io_readb(opaque, addr + 2) << 16; | 
					
						
							|  |  |  |             ret |= rtl8139_io_readb(opaque, addr + 3) << 24; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |             DPRINTF("read(l) addr=0x%x val=%08x\n", addr, ret); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |             break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return ret; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void rtl8139_mmio_writeb(void *opaque, hwaddr addr, uint32_t val) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     rtl8139_io_writeb(opaque, addr & 0xFF, val); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void rtl8139_mmio_writew(void *opaque, hwaddr addr, uint32_t val) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     rtl8139_io_writew(opaque, addr & 0xFF, val); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static void rtl8139_mmio_writel(void *opaque, hwaddr addr, uint32_t val) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     rtl8139_io_writel(opaque, addr & 0xFF, val); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint32_t rtl8139_mmio_readb(void *opaque, hwaddr addr) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     return rtl8139_io_readb(opaque, addr & 0xFF); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint32_t rtl8139_mmio_readw(void *opaque, hwaddr addr) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-03-13 19:17:40 +00:00
										 |  |  |     uint32_t val = rtl8139_io_readw(opaque, addr & 0xFF); | 
					
						
							|  |  |  |     return val; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-23 12:30:10 +02:00
										 |  |  | static uint32_t rtl8139_mmio_readl(void *opaque, hwaddr addr) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-03-13 19:17:40 +00:00
										 |  |  |     uint32_t val = rtl8139_io_readl(opaque, addr & 0xFF); | 
					
						
							|  |  |  |     return val; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-15 15:51:26 +02:00
										 |  |  | static int rtl8139_post_load(void *opaque, int version_id) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2009-08-24 18:42:40 +02:00
										 |  |  |     RTL8139State* s = opaque; | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     rtl8139_set_next_tctr_time(s); | 
					
						
							| 
									
										
										
										
											2009-10-15 15:51:26 +02:00
										 |  |  |     if (version_id < 4) { | 
					
						
							| 
									
										
										
										
											2009-01-13 15:20:14 +00:00
										 |  |  |         s->cplus_enabled = s->CpCmd != 0; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  |     /* nc.link_down can't be migrated, so infer link_down according
 | 
					
						
							|  |  |  |      * to link status bit in BasicModeStatus */ | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:22 +08:00
										 |  |  |     qemu_get_queue(s->nic)->link_down = (s->BasicModeStatus & 0x04) == 0; | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     return 0; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-01-04 12:38:02 -07:00
										 |  |  | static bool rtl8139_hotplug_ready_needed(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return qdev_machine_modified(); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static const VMStateDescription vmstate_rtl8139_hotplug_ready ={ | 
					
						
							|  |  |  |     .name = "rtl8139/hotplug_ready", | 
					
						
							|  |  |  |     .version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id = 1, | 
					
						
							| 
									
										
										
										
											2014-09-23 14:09:54 +02:00
										 |  |  |     .needed = rtl8139_hotplug_ready_needed, | 
					
						
							| 
									
										
										
										
											2014-04-16 15:32:32 +02:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2011-01-04 12:38:02 -07:00
										 |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | static void rtl8139_pre_save(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State* s = opaque; | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |     int64_t current_time = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     /* for migration to older versions */ | 
					
						
							| 
									
										
										
										
											2015-08-24 19:29:45 +02:00
										 |  |  |     s->TCTR = (current_time - s->TCTR_base) / PCI_PERIOD; | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:06 +03:00
										 |  |  |     s->rtl8139_mmio_io_addr_dummy = 0; | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-15 15:51:26 +02:00
										 |  |  | static const VMStateDescription vmstate_rtl8139 = { | 
					
						
							|  |  |  |     .name = "rtl8139", | 
					
						
							|  |  |  |     .version_id = 4, | 
					
						
							|  |  |  |     .minimum_version_id = 3, | 
					
						
							|  |  |  |     .post_load = rtl8139_post_load, | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |     .pre_save  = rtl8139_pre_save, | 
					
						
							| 
									
										
										
										
											2014-04-16 15:32:32 +02:00
										 |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |         VMSTATE_PCI_DEVICE(parent_obj, RTL8139State), | 
					
						
							| 
									
										
										
										
											2009-10-15 15:51:26 +02:00
										 |  |  |         VMSTATE_PARTIAL_BUFFER(phys, RTL8139State, 6), | 
					
						
							|  |  |  |         VMSTATE_BUFFER(mult, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(TxStatus, RTL8139State, 4), | 
					
						
							|  |  |  |         VMSTATE_UINT32_ARRAY(TxAddr, RTL8139State, 4), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxBuf, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxBufferSize, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxBufPtr, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxBufAddr, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT16(IntrStatus, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(IntrMask, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT32(TxConfig, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxConfig, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxMissed, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(CSCR, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT8(Cfg9346, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(Config0, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(Config1, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(Config3, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(Config4, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(Config5, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT8(clock_enabled, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(bChipCmdState, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT16(MultiIntr, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT16(BasicModeCtrl, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(BasicModeStatus, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(NWayAdvert, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(NWayLPAR, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(NWayExpansion, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT16(CpCmd, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(TxThresh, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UNUSED(4), | 
					
						
							|  |  |  |         VMSTATE_MACADDR(conf.macaddr, RTL8139State), | 
					
						
							| 
									
										
										
										
											2011-01-04 12:38:02 -07:00
										 |  |  |         VMSTATE_INT32(rtl8139_mmio_io_addr_dummy, RTL8139State), | 
					
						
							| 
									
										
										
										
											2009-10-15 15:51:26 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT32(currTxDesc, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(currCPlusRxDesc, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(currCPlusTxDesc, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxRingAddrLO, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(RxRingAddrHI, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT16_ARRAY(eeprom.contents, RTL8139State, EEPROM_9346_SIZE), | 
					
						
							|  |  |  |         VMSTATE_INT32(eeprom.mode, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(eeprom.tick, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(eeprom.address, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(eeprom.input, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(eeprom.output, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT8(eeprom.eecs, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(eeprom.eesk, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(eeprom.eedi, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT8(eeprom.eedo, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT32(TCTR, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_UINT32(TimerInt, RTL8139State), | 
					
						
							|  |  |  |         VMSTATE_INT64(TCTR_base, RTL8139State), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_STRUCT(tally_counters, RTL8139State, 0, | 
					
						
							|  |  |  |                        vmstate_tally_counters, RTL8139TallyCounters), | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |         VMSTATE_UINT32_V(cplus_enabled, RTL8139State, 4), | 
					
						
							|  |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							| 
									
										
										
										
											2011-01-04 12:38:02 -07:00
										 |  |  |     }, | 
					
						
							| 
									
										
										
										
											2014-09-23 14:09:54 +02:00
										 |  |  |     .subsections = (const VMStateDescription*[]) { | 
					
						
							|  |  |  |         &vmstate_rtl8139_hotplug_ready, | 
					
						
							|  |  |  |         NULL | 
					
						
							| 
									
										
										
										
											2009-10-15 15:51:26 +02:00
										 |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | /***********************************************************/ | 
					
						
							|  |  |  | /* PCI RTL8139 definitions */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-08 13:35:24 +02:00
										 |  |  | static void rtl8139_ioport_write(void *opaque, hwaddr addr, | 
					
						
							|  |  |  |                                  uint64_t val, unsigned size) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     switch (size) { | 
					
						
							|  |  |  |     case 1: | 
					
						
							|  |  |  |         rtl8139_io_writeb(opaque, addr, val); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 2: | 
					
						
							|  |  |  |         rtl8139_io_writew(opaque, addr, val); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 4: | 
					
						
							|  |  |  |         rtl8139_io_writel(opaque, addr, val); | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static uint64_t rtl8139_ioport_read(void *opaque, hwaddr addr, | 
					
						
							|  |  |  |                                     unsigned size) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     switch (size) { | 
					
						
							|  |  |  |     case 1: | 
					
						
							|  |  |  |         return rtl8139_io_readb(opaque, addr); | 
					
						
							|  |  |  |     case 2: | 
					
						
							|  |  |  |         return rtl8139_io_readw(opaque, addr); | 
					
						
							|  |  |  |     case 4: | 
					
						
							|  |  |  |         return rtl8139_io_readl(opaque, addr); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     return -1; | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:06 +03:00
										 |  |  | static const MemoryRegionOps rtl8139_io_ops = { | 
					
						
							| 
									
										
										
										
											2012-10-08 13:35:24 +02:00
										 |  |  |     .read = rtl8139_ioport_read, | 
					
						
							|  |  |  |     .write = rtl8139_ioport_write, | 
					
						
							|  |  |  |     .impl = { | 
					
						
							|  |  |  |         .min_access_size = 1, | 
					
						
							|  |  |  |         .max_access_size = 4, | 
					
						
							|  |  |  |     }, | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:06 +03:00
										 |  |  |     .endianness = DEVICE_LITTLE_ENDIAN, | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-08-08 16:09:06 +03:00
										 |  |  | static const MemoryRegionOps rtl8139_mmio_ops = { | 
					
						
							|  |  |  |     .old_mmio = { | 
					
						
							|  |  |  |         .read = { | 
					
						
							|  |  |  |             rtl8139_mmio_readb, | 
					
						
							|  |  |  |             rtl8139_mmio_readw, | 
					
						
							|  |  |  |             rtl8139_mmio_readl, | 
					
						
							|  |  |  |         }, | 
					
						
							|  |  |  |         .write = { | 
					
						
							|  |  |  |             rtl8139_mmio_writeb, | 
					
						
							|  |  |  |             rtl8139_mmio_writew, | 
					
						
							|  |  |  |             rtl8139_mmio_writel, | 
					
						
							|  |  |  |         }, | 
					
						
							|  |  |  |     }, | 
					
						
							|  |  |  |     .endianness = DEVICE_LITTLE_ENDIAN, | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | static void rtl8139_timer(void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!s->clock_enabled) | 
					
						
							|  |  |  |     { | 
					
						
							| 
									
										
										
										
											2011-04-20 19:39:01 -04:00
										 |  |  |         DPRINTF(">>> timer: clock is not running\n"); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-20 18:50:27 +01:00
										 |  |  |     s->IntrStatus |= PCSTimeout; | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							| 
									
										
										
										
											2015-01-20 15:44:59 +01:00
										 |  |  |     rtl8139_set_next_tctr_time(s); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-07-03 22:39:27 -06:00
										 |  |  | static void pci_rtl8139_uninit(PCIDevice *dev) | 
					
						
							| 
									
										
										
										
											2009-10-21 15:25:34 +02:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |     RTL8139State *s = RTL8139(dev); | 
					
						
							| 
									
										
										
										
											2009-10-21 15:25:34 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-08-26 14:02:53 +02:00
										 |  |  |     g_free(s->cplus_txbuffer); | 
					
						
							|  |  |  |     s->cplus_txbuffer = NULL; | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |     timer_del(s->timer); | 
					
						
							|  |  |  |     timer_free(s->timer); | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:24 +08:00
										 |  |  |     qemu_del_nic(s->nic); | 
					
						
							| 
									
										
										
										
											2009-04-17 17:11:08 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  | static void rtl8139_set_link_status(NetClientState *nc) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:23 +08:00
										 |  |  |     RTL8139State *s = qemu_get_nic_opaque(nc); | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (nc->link_down) { | 
					
						
							|  |  |  |         s->BasicModeStatus &= ~0x04; | 
					
						
							|  |  |  |     } else { | 
					
						
							|  |  |  |         s->BasicModeStatus |= 0x04; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->IntrStatus |= RxUnderrun; | 
					
						
							|  |  |  |     rtl8139_update_irq(s); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-25 18:49:13 +00:00
										 |  |  | static NetClientInfo net_rtl8139_info = { | 
					
						
							| 
									
										
										
										
											2012-07-17 16:17:12 +02:00
										 |  |  |     .type = NET_CLIENT_OPTIONS_KIND_NIC, | 
					
						
							| 
									
										
										
										
											2009-11-25 18:49:13 +00:00
										 |  |  |     .size = sizeof(NICState), | 
					
						
							|  |  |  |     .can_receive = rtl8139_can_receive, | 
					
						
							|  |  |  |     .receive = rtl8139_receive, | 
					
						
							| 
									
										
										
										
											2012-09-28 10:06:00 +08:00
										 |  |  |     .link_status_changed = rtl8139_set_link_status, | 
					
						
							| 
									
										
										
										
											2009-11-25 18:49:13 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-19 15:52:30 +01:00
										 |  |  | static void pci_rtl8139_realize(PCIDevice *dev, Error **errp) | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |     RTL8139State *s = RTL8139(dev); | 
					
						
							|  |  |  |     DeviceState *d = DEVICE(dev); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  |     uint8_t *pci_conf; | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_conf = dev->config; | 
					
						
							| 
									
										
										
										
											2011-09-11 13:40:23 +03:00
										 |  |  |     pci_conf[PCI_INTERRUPT_PIN] = 1;    /* interrupt pin A */ | 
					
						
							| 
									
										
										
										
											2009-12-10 15:57:34 +02:00
										 |  |  |     /* TODO: start of capability list, but no capability
 | 
					
						
							|  |  |  |      * list bit in status register, and offset 0xdc seems unused. */ | 
					
						
							|  |  |  |     pci_conf[PCI_CAPABILITY_LIST] = 0xdc; | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-06-06 21:25:08 -04:00
										 |  |  |     memory_region_init_io(&s->bar_io, OBJECT(s), &rtl8139_io_ops, s, | 
					
						
							|  |  |  |                           "rtl8139", 0x100); | 
					
						
							|  |  |  |     memory_region_init_io(&s->bar_mem, OBJECT(s), &rtl8139_mmio_ops, s, | 
					
						
							|  |  |  |                           "rtl8139", 0x100); | 
					
						
							| 
									
										
										
										
											2013-06-30 13:09:00 +02:00
										 |  |  |     pci_register_bar(dev, 0, PCI_BASE_ADDRESS_SPACE_IO, &s->bar_io); | 
					
						
							|  |  |  |     pci_register_bar(dev, 1, PCI_BASE_ADDRESS_SPACE_MEMORY, &s->bar_mem); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-21 15:25:34 +02:00
										 |  |  |     qemu_macaddr_default_if_unset(&s->conf.macaddr); | 
					
						
							| 
									
										
										
										
											2009-11-05 16:05:15 -02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-06 22:27:18 +01:00
										 |  |  |     /* prepare eeprom */ | 
					
						
							|  |  |  |     s->eeprom.contents[0] = 0x8129; | 
					
						
							|  |  |  | #if 1
 | 
					
						
							|  |  |  |     /* PCI vendor and device ID should be mirrored here */ | 
					
						
							|  |  |  |     s->eeprom.contents[1] = PCI_VENDOR_ID_REALTEK; | 
					
						
							|  |  |  |     s->eeprom.contents[2] = PCI_DEVICE_ID_REALTEK_8139; | 
					
						
							|  |  |  | #endif
 | 
					
						
							|  |  |  |     s->eeprom.contents[7] = s->conf.macaddr.a[0] | s->conf.macaddr.a[1] << 8; | 
					
						
							|  |  |  |     s->eeprom.contents[8] = s->conf.macaddr.a[2] | s->conf.macaddr.a[3] << 8; | 
					
						
							|  |  |  |     s->eeprom.contents[9] = s->conf.macaddr.a[4] | s->conf.macaddr.a[5] << 8; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-11-25 18:49:13 +00:00
										 |  |  |     s->nic = qemu_new_nic(&net_rtl8139_info, &s->conf, | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |                           object_get_typename(OBJECT(dev)), d->id, s); | 
					
						
							| 
									
										
										
										
											2013-01-30 19:12:22 +08:00
										 |  |  |     qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); | 
					
						
							| 
									
										
										
										
											2006-07-04 10:08:36 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     s->cplus_txbuffer = NULL; | 
					
						
							|  |  |  |     s->cplus_txbuffer_len = 0; | 
					
						
							|  |  |  |     s->cplus_txbuffer_offset = 0; | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |     s->timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, rtl8139_timer, s); | 
					
						
							| 
									
										
										
										
											2006-02-05 04:14:41 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2014-10-07 16:00:17 +08:00
										 |  |  | static void rtl8139_instance_init(Object *obj) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     RTL8139State *s = RTL8139(obj); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     device_add_bootindex_property(obj, &s->conf.bootindex, | 
					
						
							|  |  |  |                                   "bootindex", "/ethernet-phy@0", | 
					
						
							|  |  |  |                                   DEVICE(obj), NULL); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  | static Property rtl8139_properties[] = { | 
					
						
							|  |  |  |     DEFINE_NIC_PROPERTIES(RTL8139State, conf), | 
					
						
							|  |  |  |     DEFINE_PROP_END_OF_LIST(), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void rtl8139_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  |     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-19 15:52:30 +01:00
										 |  |  |     k->realize = pci_rtl8139_realize; | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  |     k->exit = pci_rtl8139_uninit; | 
					
						
							| 
									
										
										
										
											2013-02-26 17:46:11 +01:00
										 |  |  |     k->romfile = "efi-rtl8139.rom"; | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  |     k->vendor_id = PCI_VENDOR_ID_REALTEK; | 
					
						
							|  |  |  |     k->device_id = PCI_DEVICE_ID_REALTEK_8139; | 
					
						
							|  |  |  |     k->revision = RTL8139_PCI_REVID; /* >=0x20 is for 8139C+ */ | 
					
						
							|  |  |  |     k->class_id = PCI_CLASS_NETWORK_ETHERNET; | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     dc->reset = rtl8139_reset; | 
					
						
							|  |  |  |     dc->vmsd = &vmstate_rtl8139; | 
					
						
							|  |  |  |     dc->props = rtl8139_properties; | 
					
						
							| 
									
										
										
										
											2013-07-29 17:17:45 +03:00
										 |  |  |     set_bit(DEVICE_CATEGORY_NETWORK, dc->categories); | 
					
						
							| 
									
										
										
										
											2011-12-04 12:22:06 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-10 16:19:07 +01:00
										 |  |  | static const TypeInfo rtl8139_info = { | 
					
						
							| 
									
										
										
										
											2013-06-24 16:51:15 +10:00
										 |  |  |     .name          = TYPE_RTL8139, | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     .parent        = TYPE_PCI_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(RTL8139State), | 
					
						
							|  |  |  |     .class_init    = rtl8139_class_init, | 
					
						
							| 
									
										
										
										
											2014-10-07 16:00:17 +08:00
										 |  |  |     .instance_init = rtl8139_instance_init, | 
					
						
							| 
									
										
										
										
											2009-06-30 14:12:07 +02:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void rtl8139_register_types(void) | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     type_register_static(&rtl8139_info); | 
					
						
							| 
									
										
										
										
											2009-05-14 22:35:07 +01:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(rtl8139_register_types) |