| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * ACPI implementation | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Copyright (c) 2006 Fabrice Bellard | 
					
						
							| 
									
										
										
										
											2012-10-29 22:11:31 -04:00
										 |  |  |  * Copyright (c) 2009 Isaku Yamahata <yamahata at valinux co jp> | 
					
						
							|  |  |  |  *               VA Linux Systems Japan K.K. | 
					
						
							|  |  |  |  * Copyright (C) 2012 Jason Baron <jbaron@redhat.com> | 
					
						
							|  |  |  |  * | 
					
						
							| 
									
										
										
										
											2019-02-06 17:33:38 +01:00
										 |  |  |  * This program is free software; you can redistribute it and/or modify | 
					
						
							|  |  |  |  * it under the terms of the GNU General Public License as published by | 
					
						
							|  |  |  |  * the Free Software Foundation; either version 2 of the License, or | 
					
						
							|  |  |  |  * (at your option) any later version. | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2019-02-06 17:33:38 +01:00
										 |  |  |  * This program is distributed in the hope that it will be useful, | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
					
						
							|  |  |  |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU | 
					
						
							| 
									
										
										
										
											2019-02-06 17:33:38 +01:00
										 |  |  |  * General Public License for more details. | 
					
						
							| 
									
										
										
										
											2012-10-29 22:11:31 -04:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2019-02-06 17:33:38 +01:00
										 |  |  |  * You should have received a copy of the GNU General Public License | 
					
						
							|  |  |  |  * along with this program; if not, see <http://www.gnu.org/licenses/>
 | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:17:03 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2020-02-28 12:46:44 +01:00
										 |  |  | #include "qemu/range.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-05 17:06:20 +01:00
										 |  |  | #include "hw/i2c/pm_smbus.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/pci/pci.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:45 +02:00
										 |  |  | #include "migration/vmstate.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | #include "qemu/module.h"
 | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-05 17:06:20 +01:00
										 |  |  | #include "hw/i386/ich9.h"
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | #include "qom/object.h"
 | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-09-16 14:25:19 -04:00
										 |  |  | OBJECT_DECLARE_SIMPLE_TYPE(ICH9SMBState, ICH9_SMB_DEVICE) | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | struct ICH9SMBState { | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |     PCIDevice dev; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-08-20 15:26:06 -05:00
										 |  |  |     bool irq_enabled; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |     PMSMBus smb; | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-12-22 12:28:23 -06:00
										 |  |  | static bool ich9_vmstate_need_smbus(void *opaque, int version_id) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     return pm_smbus_vmstate_needed(); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | static const VMStateDescription vmstate_ich9_smbus = { | 
					
						
							|  |  |  |     .name = "ich9_smb", | 
					
						
							|  |  |  |     .version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id = 1, | 
					
						
							|  |  |  |     .fields = (VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2016-12-22 12:28:23 -06:00
										 |  |  |         VMSTATE_PCI_DEVICE(dev, ICH9SMBState), | 
					
						
							|  |  |  |         VMSTATE_BOOL_TEST(irq_enabled, ICH9SMBState, ich9_vmstate_need_smbus), | 
					
						
							|  |  |  |         VMSTATE_STRUCT_TEST(smb, ICH9SMBState, ich9_vmstate_need_smbus, 1, | 
					
						
							|  |  |  |                             pmsmb_vmstate, PMSMBus), | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-23 14:57:01 +01:00
										 |  |  | static void ich9_smbus_write_config(PCIDevice *d, uint32_t address, | 
					
						
							|  |  |  |                                     uint32_t val, int len) | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2012-11-23 14:57:01 +01:00
										 |  |  |     ICH9SMBState *s = ICH9_SMB_DEVICE(d); | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-11-23 14:57:01 +01:00
										 |  |  |     pci_default_write_config(d, address, val, len); | 
					
						
							|  |  |  |     if (range_covers_byte(address, len, ICH9_SMB_HOSTC)) { | 
					
						
							|  |  |  |         uint8_t hostc = s->dev.config[ICH9_SMB_HOSTC]; | 
					
						
							| 
									
										
										
										
											2018-08-20 15:26:04 -05:00
										 |  |  |         if (hostc & ICH9_SMB_HOSTC_HST_EN) { | 
					
						
							| 
									
										
										
										
											2012-11-23 14:57:01 +01:00
										 |  |  |             memory_region_set_enabled(&s->smb.io, true); | 
					
						
							|  |  |  |         } else { | 
					
						
							|  |  |  |             memory_region_set_enabled(&s->smb.io, false); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2018-08-20 15:26:04 -05:00
										 |  |  |         s->smb.i2c_enable = (hostc & ICH9_SMB_HOSTC_I2C_EN) != 0; | 
					
						
							|  |  |  |         if (hostc & ICH9_SMB_HOSTC_SSRESET) { | 
					
						
							|  |  |  |             s->smb.reset(&s->smb); | 
					
						
							|  |  |  |             s->dev.config[ICH9_SMB_HOSTC] &= ~ICH9_SMB_HOSTC_SSRESET; | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-01-19 15:52:30 +01:00
										 |  |  | static void ich9_smbus_realize(PCIDevice *d, Error **errp) | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | { | 
					
						
							|  |  |  |     ICH9SMBState *s = ICH9_SMB_DEVICE(d); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* TODO? D31IP.SMIP in chipset configuration space */ | 
					
						
							|  |  |  |     pci_config_set_interrupt_pin(d->config, 0x01); /* interrupt pin 1 */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     pci_set_byte(d->config + ICH9_SMB_HOSTC, 0); | 
					
						
							|  |  |  |     /* TODO bar0, bar1: 64bit BAR support*/ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-08-20 15:26:08 -05:00
										 |  |  |     pm_smbus_init(&d->qdev, &s->smb, false); | 
					
						
							| 
									
										
										
										
											2012-11-23 14:57:01 +01:00
										 |  |  |     pci_register_bar(d, ICH9_SMB_SMB_BASE_BAR, PCI_BASE_ADDRESS_SPACE_IO, | 
					
						
							|  |  |  |                      &s->smb.io); | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void ich9_smb_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							|  |  |  |     PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     k->vendor_id = PCI_VENDOR_ID_INTEL; | 
					
						
							|  |  |  |     k->device_id = PCI_DEVICE_ID_INTEL_ICH9_6; | 
					
						
							|  |  |  |     k->revision = ICH9_A2_SMB_REVISION; | 
					
						
							|  |  |  |     k->class_id = PCI_CLASS_SERIAL_SMBUS; | 
					
						
							|  |  |  |     dc->vmsd = &vmstate_ich9_smbus; | 
					
						
							|  |  |  |     dc->desc = "ICH9 SMBUS Bridge"; | 
					
						
							| 
									
										
										
										
											2015-01-19 15:52:30 +01:00
										 |  |  |     k->realize = ich9_smbus_realize; | 
					
						
							| 
									
										
										
										
											2012-11-23 14:57:01 +01:00
										 |  |  |     k->config_write = ich9_smbus_write_config; | 
					
						
							| 
									
										
										
										
											2013-11-28 17:26:59 +01:00
										 |  |  |     /*
 | 
					
						
							|  |  |  |      * Reason: part of ICH9 southbridge, needs to be wired up by | 
					
						
							|  |  |  |      * pc_q35_init() | 
					
						
							|  |  |  |      */ | 
					
						
							| 
									
										
										
										
											2017-05-03 17:35:44 -03:00
										 |  |  |     dc->user_creatable = false; | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-08-20 15:26:06 -05:00
										 |  |  | static void ich9_smb_set_irq(PMSMBus *pmsmb, bool enabled) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     ICH9SMBState *s = pmsmb->opaque; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (enabled == s->irq_enabled) { | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     s->irq_enabled = enabled; | 
					
						
							|  |  |  |     pci_set_irq(&s->dev, enabled); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-08-03 00:18:51 +02:00
										 |  |  | I2CBus *ich9_smb_init(PCIBus *bus, int devfn, uint32_t smb_io_base) | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | { | 
					
						
							|  |  |  |     PCIDevice *d = | 
					
						
							|  |  |  |         pci_create_simple_multifunction(bus, devfn, true, TYPE_ICH9_SMB_DEVICE); | 
					
						
							|  |  |  |     ICH9SMBState *s = ICH9_SMB_DEVICE(d); | 
					
						
							| 
									
										
										
										
											2018-08-20 15:26:06 -05:00
										 |  |  |     s->smb.set_irq = ich9_smb_set_irq; | 
					
						
							|  |  |  |     s->smb.opaque = s; | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  |     return s->smb.smbus; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static const TypeInfo ich9_smb_info = { | 
					
						
							|  |  |  |     .name   = TYPE_ICH9_SMB_DEVICE, | 
					
						
							|  |  |  |     .parent = TYPE_PCI_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(ICH9SMBState), | 
					
						
							|  |  |  |     .class_init = ich9_smb_class_init, | 
					
						
							| 
									
										
										
										
											2017-09-27 16:56:34 -03:00
										 |  |  |     .interfaces = (InterfaceInfo[]) { | 
					
						
							|  |  |  |         { INTERFACE_CONVENTIONAL_PCI_DEVICE }, | 
					
						
							|  |  |  |         { }, | 
					
						
							|  |  |  |     }, | 
					
						
							| 
									
										
										
										
											2012-11-22 22:06:42 -05:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void ich9_smb_register(void) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     type_register_static(&ich9_smb_info); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | type_init(ich9_smb_register); |