| 
									
										
										
										
											2010-03-14 23:30:19 +01:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * QEMU MIPS interrupt support | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/hw.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-05 17:06:20 +01:00
										 |  |  | #include "hw/mips/cpudevs.h"
 | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  | #include "cpu.h"
 | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  | static void cpu_mips_irq_request(void *opaque, int irq, int level) | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2013-01-17 22:30:20 +01:00
										 |  |  |     MIPSCPU *cpu = opaque; | 
					
						
							|  |  |  |     CPUMIPSState *env = &cpu->env; | 
					
						
							|  |  |  |     CPUState *cs = CPU(cpu); | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-03-18 12:43:40 +00:00
										 |  |  |     if (irq < 0 || irq > 7) | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  |         return; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (level) { | 
					
						
							| 
									
										
										
										
											2007-03-18 12:43:40 +00:00
										 |  |  |         env->CP0_Cause |= 1 << (irq + CP0Ca_IP); | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2007-03-31 16:54:14 +00:00
										 |  |  |         env->CP0_Cause &= ~(1 << (irq + CP0Ca_IP)); | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2010-07-24 13:40:05 +02:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (env->CP0_Cause & CP0Ca_IP_mask) { | 
					
						
							| 
									
										
										
										
											2013-01-18 15:03:43 +01:00
										 |  |  |         cpu_interrupt(cs, CPU_INTERRUPT_HARD); | 
					
						
							| 
									
										
										
										
											2010-07-24 13:40:05 +02:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2013-01-17 22:30:20 +01:00
										 |  |  |         cpu_reset_interrupt(cs, CPU_INTERRUPT_HARD); | 
					
						
							| 
									
										
										
										
											2010-07-24 13:40:05 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-01-24 01:47:51 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-14 01:38:23 +01:00
										 |  |  | void cpu_mips_irq_init_cpu(CPUMIPSState *env) | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     qemu_irq *qi; | 
					
						
							|  |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2013-01-17 22:30:20 +01:00
										 |  |  |     qi = qemu_allocate_irqs(cpu_mips_irq_request, mips_env_get_cpu(env), 8); | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  |     for (i = 0; i < 8; i++) { | 
					
						
							|  |  |  |         env->irq[i] = qi[i]; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2010-07-25 16:51:29 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-03-14 01:38:23 +01:00
										 |  |  | void cpu_mips_soft_irq(CPUMIPSState *env, int irq, int level) | 
					
						
							| 
									
										
										
										
											2010-07-25 16:51:29 +02:00
										 |  |  | { | 
					
						
							|  |  |  |     if (irq < 0 || irq > 2) { | 
					
						
							|  |  |  |         return; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     qemu_set_irq(env->irq[irq], level); | 
					
						
							|  |  |  | } |