| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | /*
 | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |  * QEMU M48T59 and M48T08 NVRAM emulation for PPC PREP and Sparc platforms | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2017-05-15 16:41:13 -05:00
										 |  |  |  * Copyright (c) 2003-2005, 2007, 2017 Jocelyn Mayer | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |  * Copyright (c) 2013 Hervé Poussineau | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |  * Permission is hereby granted, free of charge, to any person obtaining a copy | 
					
						
							|  |  |  |  * of this software and associated documentation files (the "Software"), to deal | 
					
						
							|  |  |  |  * in the Software without restriction, including without limitation the rights | 
					
						
							|  |  |  |  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell | 
					
						
							|  |  |  |  * copies of the Software, and to permit persons to whom the Software is | 
					
						
							|  |  |  |  * furnished to do so, subject to the following conditions: | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * The above copyright notice and this permission notice shall be included in | 
					
						
							|  |  |  |  * all copies or substantial portions of the Software. | 
					
						
							|  |  |  |  * | 
					
						
							|  |  |  |  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR | 
					
						
							|  |  |  |  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, | 
					
						
							|  |  |  |  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL | 
					
						
							|  |  |  |  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER | 
					
						
							|  |  |  |  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, | 
					
						
							|  |  |  |  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN | 
					
						
							|  |  |  |  * THE SOFTWARE. | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-01-26 18:17:18 +00:00
										 |  |  | #include "qemu/osdep.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:42 +02:00
										 |  |  | #include "hw/irq.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:51 +02:00
										 |  |  | #include "hw/qdev-properties.h"
 | 
					
						
							| 
									
										
										
										
											2019-10-04 01:03:54 +02:00
										 |  |  | #include "hw/rtc/m48t59.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:00 +01:00
										 |  |  | #include "qemu/timer.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:59 +02:00
										 |  |  | #include "sysemu/runstate.h"
 | 
					
						
							| 
									
										
										
										
											2021-11-29 20:55:05 +00:00
										 |  |  | #include "sysemu/rtc.h"
 | 
					
						
							| 
									
										
										
										
											2012-12-17 18:20:04 +01:00
										 |  |  | #include "sysemu/sysemu.h"
 | 
					
						
							| 
									
										
										
										
											2013-02-04 15:40:22 +01:00
										 |  |  | #include "hw/sysbus.h"
 | 
					
						
							| 
									
										
											  
											
												qdev: Convert uses of qdev_create() with Coccinelle
This is the transformation explained in the commit before previous.
Takes care of just one pattern that needs conversion.  More to come in
this series.
Coccinelle script:
    @ depends on !(file in "hw/arm/highbank.c")@
    expression bus, type_name, dev, expr;
    @@
    -    dev = qdev_create(bus, type_name);
    +    dev = qdev_new(type_name);
         ... when != dev = expr
    -    qdev_init_nofail(dev);
    +    qdev_realize_and_unref(dev, bus, &error_fatal);
    @@
    expression bus, type_name, dev, expr;
    identifier DOWN;
    @@
    -    dev = DOWN(qdev_create(bus, type_name));
    +    dev = DOWN(qdev_new(type_name));
         ... when != dev = expr
    -    qdev_init_nofail(DEVICE(dev));
    +    qdev_realize_and_unref(DEVICE(dev), bus, &error_fatal);
    @@
    expression bus, type_name, expr;
    identifier dev;
    @@
    -    DeviceState *dev = qdev_create(bus, type_name);
    +    DeviceState *dev = qdev_new(type_name);
         ... when != dev = expr
    -    qdev_init_nofail(dev);
    +    qdev_realize_and_unref(dev, bus, &error_fatal);
    @@
    expression bus, type_name, dev, expr, errp;
    symbol true;
    @@
    -    dev = qdev_create(bus, type_name);
    +    dev = qdev_new(type_name);
         ... when != dev = expr
    -    object_property_set_bool(OBJECT(dev), true, "realized", errp);
    +    qdev_realize_and_unref(dev, bus, errp);
    @@
    expression bus, type_name, expr, errp;
    identifier dev;
    symbol true;
    @@
    -    DeviceState *dev = qdev_create(bus, type_name);
    +    DeviceState *dev = qdev_new(type_name);
         ... when != dev = expr
    -    object_property_set_bool(OBJECT(dev), true, "realized", errp);
    +    qdev_realize_and_unref(dev, bus, errp);
The first rule exempts hw/arm/highbank.c, because it matches along two
control flow paths there, with different @type_name.  Covered by the
next commit's manual conversions.
Missing #include "qapi/error.h" added manually.
Signed-off-by: Markus Armbruster <armbru@redhat.com>
Reviewed-by: Paolo Bonzini <pbonzini@redhat.com>
Message-Id: <20200610053247.1583243-10-armbru@redhat.com>
[Conflicts in hw/misc/empty_slot.c and hw/sparc/leon3.c resolved]
											
										 
											2020-06-10 07:31:58 +02:00
										 |  |  | #include "qapi/error.h"
 | 
					
						
							| 
									
										
										
										
											2016-03-20 19:16:19 +02:00
										 |  |  | #include "qemu/bcd.h"
 | 
					
						
							| 
									
										
										
										
											2019-05-23 16:35:07 +02:00
										 |  |  | #include "qemu/module.h"
 | 
					
						
							| 
									
										
										
										
											2020-01-17 17:58:09 +01:00
										 |  |  | #include "trace.h"
 | 
					
						
							| 
									
										
										
										
											2024-02-26 14:07:23 +00:00
										 |  |  | #include "sysemu/watchdog.h"
 | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | #include "m48t59-internal.h"
 | 
					
						
							| 
									
										
										
										
											2019-08-12 07:23:45 +02:00
										 |  |  | #include "migration/vmstate.h"
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | #include "qom/object.h"
 | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | #define TYPE_M48TXX_SYS_BUS "sysbus-m48txx"
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | typedef struct M48txxSysBusDeviceClass M48txxSysBusDeviceClass; | 
					
						
							|  |  |  | typedef struct M48txxSysBusState M48txxSysBusState; | 
					
						
							| 
									
										
										
										
											2020-08-31 17:07:33 -04:00
										 |  |  | DECLARE_OBJ_CHECKERS(M48txxSysBusState, M48txxSysBusDeviceClass, | 
					
						
							|  |  |  |                      M48TXX_SYS_BUS, TYPE_M48TXX_SYS_BUS) | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-13 18:56:27 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  * Chipset docs: | 
					
						
							|  |  |  |  * http://www.st.com/stonline/products/literature/ds/2410/m48t02.pdf
 | 
					
						
							|  |  |  |  * http://www.st.com/stonline/products/literature/ds/2411/m48t08.pdf
 | 
					
						
							|  |  |  |  * http://www.st.com/stonline/products/literature/od/7001/m48t59y.pdf
 | 
					
						
							|  |  |  |  */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | struct M48txxSysBusState { | 
					
						
							| 
									
										
										
										
											2013-07-27 15:01:49 +02:00
										 |  |  |     SysBusDevice parent_obj; | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State state; | 
					
						
							| 
									
										
										
										
											2012-10-08 13:19:48 +02:00
										 |  |  |     MemoryRegion io; | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | struct M48txxSysBusDeviceClass { | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     SysBusDeviceClass parent_class; | 
					
						
							|  |  |  |     M48txxInfo info; | 
					
						
							| 
									
										
										
										
											2020-09-03 16:43:22 -04:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | static M48txxInfo m48txx_sysbus_info[] = { | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     { | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  |         .bus_name = "sysbus-m48t02", | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |         .model = 2, | 
					
						
							|  |  |  |         .size = 0x800, | 
					
						
							|  |  |  |     },{ | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  |         .bus_name = "sysbus-m48t08", | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |         .model = 8, | 
					
						
							|  |  |  |         .size = 0x2000, | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     },{ | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  |         .bus_name = "sysbus-m48t59", | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |         .model = 59, | 
					
						
							|  |  |  |         .size = 0x2000, | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | /* Fake timer functions */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Alarm management */ | 
					
						
							|  |  |  | static void alarm_cb (void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |     struct tm tm; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     uint64_t next_time; | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = opaque; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  |     qemu_set_irq(NVRAM->IRQ, 1); | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |     if ((NVRAM->buffer[0x1FF5] & 0x80) == 0 && | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         (NVRAM->buffer[0x1FF4] & 0x80) == 0 && | 
					
						
							|  |  |  |         (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | 
					
						
							|  |  |  |         (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         /* Repeat once a month */ | 
					
						
							|  |  |  |         qemu_get_timedate(&tm, NVRAM->time_offset); | 
					
						
							|  |  |  |         tm.tm_mon++; | 
					
						
							|  |  |  |         if (tm.tm_mon == 13) { | 
					
						
							|  |  |  |             tm.tm_mon = 1; | 
					
						
							|  |  |  |             tm.tm_year++; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         next_time = qemu_timedate_diff(&tm) - NVRAM->time_offset; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF4] & 0x80) == 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         /* Repeat once a day */ | 
					
						
							|  |  |  |         next_time = 24 * 60 * 60; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF3] & 0x80) == 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         /* Repeat once an hour */ | 
					
						
							|  |  |  |         next_time = 60 * 60; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } else if ((NVRAM->buffer[0x1FF5] & 0x80) != 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF4] & 0x80) != 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF3] & 0x80) != 0 && | 
					
						
							|  |  |  |                (NVRAM->buffer[0x1FF2] & 0x80) == 0) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         /* Repeat once a minute */ | 
					
						
							|  |  |  |         next_time = 60; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         /* Repeat once a second */ | 
					
						
							|  |  |  |         next_time = 1; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |     timer_mod(NVRAM->alrm_timer, qemu_clock_get_ns(rtc_clock) + | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |                     next_time * 1000); | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  |     qemu_set_irq(NVRAM->IRQ, 0); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  | static void set_alarm(M48t59State *NVRAM) | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2023-08-31 09:45:17 +01:00
										 |  |  |     int64_t diff; | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |     if (NVRAM->alrm_timer != NULL) { | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |         timer_del(NVRAM->alrm_timer); | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         diff = qemu_timedate_diff(&NVRAM->alarm) - NVRAM->time_offset; | 
					
						
							|  |  |  |         if (diff > 0) | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |             timer_mod(NVRAM->alrm_timer, diff * 1000); | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  | /* RTC management helpers */ | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  | static inline void get_time(M48t59State *NVRAM, struct tm *tm) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |     qemu_get_timedate(tm, NVRAM->time_offset); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  | static void set_time(M48t59State *NVRAM, struct tm *tm) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |     NVRAM->time_offset = qemu_timedate_diff(tm); | 
					
						
							|  |  |  |     set_alarm(NVRAM); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Watchdog management */ | 
					
						
							|  |  |  | static void watchdog_cb (void *opaque) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = opaque; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     NVRAM->buffer[0x1FF0] |= 0x80; | 
					
						
							|  |  |  |     if (NVRAM->buffer[0x1FF7] & 0x80) { | 
					
						
							|  |  |  |         NVRAM->buffer[0x1FF7] = 0x00; | 
					
						
							|  |  |  |         NVRAM->buffer[0x1FFC] &= ~0x40; | 
					
						
							| 
									
										
										
										
											2024-02-26 14:07:23 +00:00
										 |  |  |         watchdog_perform_action(); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } else { | 
					
						
							| 
									
										
										
										
											2007-04-07 18:14:41 +00:00
										 |  |  |         qemu_set_irq(NVRAM->IRQ, 1); | 
					
						
							|  |  |  |         qemu_set_irq(NVRAM->IRQ, 0); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  | static void set_up_watchdog(M48t59State *NVRAM, uint8_t value) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     uint64_t interval; /* in 1/16 seconds */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-30 01:29:07 +00:00
										 |  |  |     NVRAM->buffer[0x1FF0] &= ~0x80; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     if (NVRAM->wd_timer != NULL) { | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |         timer_del(NVRAM->wd_timer); | 
					
						
							| 
									
										
										
										
											2007-09-30 01:29:07 +00:00
										 |  |  |         if (value != 0) { | 
					
						
							|  |  |  |             interval = (1 << (2 * (value & 0x03))) * ((value >> 2) & 0x1F); | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |             timer_mod(NVRAM->wd_timer, ((uint64_t)time(NULL) * 1000) + | 
					
						
							| 
									
										
										
										
											2007-09-30 01:29:07 +00:00
										 |  |  |                            ((interval * 1000) >> 4)); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* Direct access to NVRAM */ | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | void m48t59_write(M48t59State *NVRAM, uint32_t addr, uint32_t val) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     struct tm tm; | 
					
						
							|  |  |  |     int tmp; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-01-17 17:58:09 +01:00
										 |  |  |     trace_m48txx_nvram_mem_write(addr, val); | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* check for NVRAM access */ | 
					
						
							| 
									
										
										
										
											2012-05-23 19:25:34 +02:00
										 |  |  |     if ((NVRAM->model == 2 && addr < 0x7f8) || | 
					
						
							|  |  |  |         (NVRAM->model == 8 && addr < 0x1ff8) || | 
					
						
							|  |  |  |         (NVRAM->model == 59 && addr < 0x1ff0)) { | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         goto do_write; | 
					
						
							| 
									
										
										
										
											2012-05-23 19:25:34 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* TOD access */ | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |     switch (addr) { | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     case 0x1FF0: | 
					
						
							|  |  |  |         /* flags register : read-only */ | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF1: | 
					
						
							|  |  |  |         /* unused */ | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF2: | 
					
						
							|  |  |  |         /* alarm seconds */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x7F); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 59) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             NVRAM->alarm.tm_sec = tmp; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |             NVRAM->buffer[0x1FF2] = val; | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             set_alarm(NVRAM); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF3: | 
					
						
							|  |  |  |         /* alarm minutes */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x7F); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 59) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             NVRAM->alarm.tm_min = tmp; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |             NVRAM->buffer[0x1FF3] = val; | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             set_alarm(NVRAM); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF4: | 
					
						
							|  |  |  |         /* alarm hours */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x3F); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 23) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             NVRAM->alarm.tm_hour = tmp; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |             NVRAM->buffer[0x1FF4] = val; | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             set_alarm(NVRAM); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF5: | 
					
						
							|  |  |  |         /* alarm date */ | 
					
						
							| 
									
										
										
										
											2012-04-23 16:48:31 +02:00
										 |  |  |         tmp = from_bcd(val & 0x3F); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (tmp != 0) { | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             NVRAM->alarm.tm_mday = tmp; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |             NVRAM->buffer[0x1FF5] = val; | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |             set_alarm(NVRAM); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF6: | 
					
						
							|  |  |  |         /* interrupts */ | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         NVRAM->buffer[0x1FF6] = val; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF7: | 
					
						
							|  |  |  |         /* watchdog */ | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         NVRAM->buffer[0x1FF7] = val; | 
					
						
							|  |  |  |         set_up_watchdog(NVRAM, val); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF8: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07F8: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* control */ | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |        NVRAM->buffer[addr] = (val & ~0xA0) | 0x90; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF9: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07F9: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* seconds (BCD) */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x7F); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 59) { | 
					
						
							|  |  |  |             get_time(NVRAM, &tm); | 
					
						
							|  |  |  |             tm.tm_sec = tmp; | 
					
						
							|  |  |  |             set_time(NVRAM, &tm); | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         if ((val & 0x80) ^ (NVRAM->buffer[addr] & 0x80)) { | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |             if (val & 0x80) { | 
					
						
							|  |  |  |                 NVRAM->stop_time = time(NULL); | 
					
						
							|  |  |  |             } else { | 
					
						
							|  |  |  |                 NVRAM->time_offset += NVRAM->stop_time - time(NULL); | 
					
						
							|  |  |  |                 NVRAM->stop_time = 0; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |         } | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |         NVRAM->buffer[addr] = val & 0x80; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFA: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FA: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* minutes (BCD) */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x7F); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 59) { | 
					
						
							|  |  |  |             get_time(NVRAM, &tm); | 
					
						
							|  |  |  |             tm.tm_min = tmp; | 
					
						
							|  |  |  |             set_time(NVRAM, &tm); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFB: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FB: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* hours (BCD) */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x3F); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 23) { | 
					
						
							|  |  |  |             get_time(NVRAM, &tm); | 
					
						
							|  |  |  |             tm.tm_hour = tmp; | 
					
						
							|  |  |  |             set_time(NVRAM, &tm); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFC: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FC: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* day of the week / century */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x07); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         get_time(NVRAM, &tm); | 
					
						
							|  |  |  |         tm.tm_wday = tmp; | 
					
						
							|  |  |  |         set_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |         NVRAM->buffer[addr] = val & 0x40; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFD: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FD: | 
					
						
							| 
									
										
										
										
											2012-04-23 16:48:31 +02:00
										 |  |  |         /* date (BCD) */ | 
					
						
							|  |  |  |         tmp = from_bcd(val & 0x3F); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         if (tmp != 0) { | 
					
						
							|  |  |  |             get_time(NVRAM, &tm); | 
					
						
							|  |  |  |             tm.tm_mday = tmp; | 
					
						
							|  |  |  |             set_time(NVRAM, &tm); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFE: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FE: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* month */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val & 0x1F); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         if (tmp >= 1 && tmp <= 12) { | 
					
						
							|  |  |  |             get_time(NVRAM, &tm); | 
					
						
							|  |  |  |             tm.tm_mon = tmp - 1; | 
					
						
							|  |  |  |             set_time(NVRAM, &tm); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFF: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FF: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* year */ | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         tmp = from_bcd(val); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         if (tmp >= 0 && tmp <= 99) { | 
					
						
							|  |  |  |             get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |             tm.tm_year = from_bcd(val) + NVRAM->base_year - 1900; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |             set_time(NVRAM, &tm); | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |         /* Check lock registers state */ | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |     do_write: | 
					
						
							|  |  |  |         if (addr < NVRAM->size) { | 
					
						
							|  |  |  |             NVRAM->buffer[addr] = val & 0xFF; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | uint32_t m48t59_read(M48t59State *NVRAM, uint32_t addr) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     struct tm tm; | 
					
						
							|  |  |  |     uint32_t retval = 0xFF; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     /* check for NVRAM access */ | 
					
						
							| 
									
										
										
										
											2012-05-23 19:25:34 +02:00
										 |  |  |     if ((NVRAM->model == 2 && addr < 0x078f) || | 
					
						
							|  |  |  |         (NVRAM->model == 8 && addr < 0x1ff8) || | 
					
						
							|  |  |  |         (NVRAM->model == 59 && addr < 0x1ff0)) { | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         goto do_read; | 
					
						
							| 
									
										
										
										
											2012-05-23 19:25:34 +02:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* TOD access */ | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |     switch (addr) { | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     case 0x1FF0: | 
					
						
							|  |  |  |         /* flags register */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF1: | 
					
						
							|  |  |  |         /* unused */ | 
					
						
							|  |  |  |         retval = 0; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FF2: | 
					
						
							|  |  |  |         /* alarm seconds */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF3: | 
					
						
							|  |  |  |         /* alarm minutes */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF4: | 
					
						
							|  |  |  |         /* alarm hours */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF5: | 
					
						
							|  |  |  |         /* alarm date */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF6: | 
					
						
							|  |  |  |         /* interrupts */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF7: | 
					
						
							|  |  |  |         /* A read resets the watchdog */ | 
					
						
							|  |  |  |         set_up_watchdog(NVRAM, NVRAM->buffer[0x1FF7]); | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF8: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07F8: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* control */ | 
					
						
							|  |  |  |         goto do_read; | 
					
						
							|  |  |  |     case 0x1FF9: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07F9: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* seconds (BCD) */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         retval = (NVRAM->buffer[addr] & 0x80) | to_bcd(tm.tm_sec); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFA: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FA: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* minutes (BCD) */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         retval = to_bcd(tm.tm_min); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFB: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FB: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* hours (BCD) */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         retval = to_bcd(tm.tm_hour); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFC: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FC: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* day of the week / century */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |         retval = NVRAM->buffer[addr] | tm.tm_wday; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFD: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FD: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* date */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         retval = to_bcd(tm.tm_mday); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFE: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FE: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* month */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2009-11-20 00:03:47 +00:00
										 |  |  |         retval = to_bcd(tm.tm_mon + 1); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     case 0x1FFF: | 
					
						
							| 
									
										
										
										
											2007-12-29 09:05:30 +00:00
										 |  |  |     case 0x07FF: | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         /* year */ | 
					
						
							|  |  |  |         get_time(NVRAM, &tm); | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |         retval = to_bcd((tm.tm_year + 1900 - NVRAM->base_year) % 100); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |         /* Check lock registers state */ | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (addr >= 0x20 && addr <= 0x2F && (NVRAM->lock & 1)) | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         if (addr >= 0x30 && addr <= 0x3F && (NVRAM->lock & 2)) | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |             break; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |     do_read: | 
					
						
							|  |  |  |         if (addr < NVRAM->size) { | 
					
						
							|  |  |  |             retval = NVRAM->buffer[addr]; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         } | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2020-01-17 17:58:09 +01:00
										 |  |  |     trace_m48txx_nvram_mem_read(addr, retval); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     return retval; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | /* IO access to NVRAM */ | 
					
						
							| 
									
										
										
										
											2012-10-08 13:19:48 +02:00
										 |  |  | static void NVRAM_writeb(void *opaque, hwaddr addr, uint64_t val, | 
					
						
							|  |  |  |                          unsigned size) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = opaque; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2020-01-17 17:58:09 +01:00
										 |  |  |     trace_m48txx_nvram_io_write(addr, val); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case 0: | 
					
						
							|  |  |  |         NVRAM->addr &= ~0x00FF; | 
					
						
							|  |  |  |         NVRAM->addr |= val; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 1: | 
					
						
							|  |  |  |         NVRAM->addr &= ~0xFF00; | 
					
						
							|  |  |  |         NVRAM->addr |= val << 8; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     case 3: | 
					
						
							| 
									
										
										
										
											2011-10-15 08:05:18 +00:00
										 |  |  |         m48t59_write(NVRAM, NVRAM->addr, val); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  |         NVRAM->addr = 0x0000; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-10-08 13:19:48 +02:00
										 |  |  | static uint64_t NVRAM_readb(void *opaque, hwaddr addr, unsigned size) | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = opaque; | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |     uint32_t retval; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |     switch (addr) { | 
					
						
							|  |  |  |     case 3: | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |         retval = m48t59_read(NVRAM, NVRAM->addr); | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |         break; | 
					
						
							|  |  |  |     default: | 
					
						
							|  |  |  |         retval = -1; | 
					
						
							|  |  |  |         break; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2020-01-17 17:58:09 +01:00
										 |  |  |     trace_m48txx_nvram_io_read(addr, retval); | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2004-05-17 20:21:49 +00:00
										 |  |  |     return retval; | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-08-20 11:24:33 +01:00
										 |  |  | static uint64_t nvram_read(void *opaque, hwaddr addr, unsigned size) | 
					
						
							| 
									
										
										
										
											2004-06-21 16:49:53 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = opaque; | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-09-25 20:06:03 +05:30
										 |  |  |     return m48t59_read(NVRAM, addr); | 
					
						
							| 
									
										
										
										
											2004-06-21 16:49:53 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-08-20 11:24:33 +01:00
										 |  |  | static void nvram_write(void *opaque, hwaddr addr, uint64_t value, | 
					
						
							|  |  |  |                         unsigned size) | 
					
						
							| 
									
										
										
										
											2004-06-21 16:49:53 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = opaque; | 
					
						
							| 
									
										
										
										
											2004-06-21 16:49:53 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2018-08-20 11:24:33 +01:00
										 |  |  |     return m48t59_write(NVRAM, addr, value); | 
					
						
							| 
									
										
										
										
											2004-06-21 16:49:53 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-11-13 12:16:07 +02:00
										 |  |  | static const MemoryRegionOps nvram_ops = { | 
					
						
							| 
									
										
										
										
											2018-08-20 11:24:33 +01:00
										 |  |  |     .read = nvram_read, | 
					
						
							|  |  |  |     .write = nvram_write, | 
					
						
							|  |  |  |     .impl.min_access_size = 1, | 
					
						
							|  |  |  |     .impl.max_access_size = 1, | 
					
						
							|  |  |  |     .valid.min_access_size = 1, | 
					
						
							|  |  |  |     .valid.max_access_size = 4, | 
					
						
							|  |  |  |     .endianness = DEVICE_BIG_ENDIAN, | 
					
						
							| 
									
										
										
										
											2004-06-21 16:49:53 +00:00
										 |  |  | }; | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-12-02 00:16:33 +01:00
										 |  |  | static const VMStateDescription vmstate_m48t59 = { | 
					
						
							|  |  |  |     .name = "m48t59", | 
					
						
							|  |  |  |     .version_id = 1, | 
					
						
							|  |  |  |     .minimum_version_id = 1, | 
					
						
							| 
									
										
										
										
											2023-12-21 14:16:30 +11:00
										 |  |  |     .fields = (const VMStateField[]) { | 
					
						
							| 
									
										
										
										
											2010-12-02 00:16:33 +01:00
										 |  |  |         VMSTATE_UINT8(lock, M48t59State), | 
					
						
							|  |  |  |         VMSTATE_UINT16(addr, M48t59State), | 
					
						
							| 
									
										
										
										
											2017-02-03 18:52:17 +01:00
										 |  |  |         VMSTATE_VBUFFER_UINT32(buffer, M48t59State, 0, NULL, size), | 
					
						
							| 
									
										
										
										
											2010-12-02 00:16:33 +01:00
										 |  |  |         VMSTATE_END_OF_LIST() | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | }; | 
					
						
							| 
									
										
										
										
											2007-04-14 13:01:31 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | void m48t59_reset_common(M48t59State *NVRAM) | 
					
						
							| 
									
										
										
										
											2007-04-14 13:01:31 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2008-12-28 18:27:10 +00:00
										 |  |  |     NVRAM->addr = 0; | 
					
						
							|  |  |  |     NVRAM->lock = 0; | 
					
						
							| 
									
										
										
										
											2007-04-14 13:01:31 +00:00
										 |  |  |     if (NVRAM->alrm_timer != NULL) | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |         timer_del(NVRAM->alrm_timer); | 
					
						
							| 
									
										
										
										
											2007-04-14 13:01:31 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if (NVRAM->wd_timer != NULL) | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |         timer_del(NVRAM->wd_timer); | 
					
						
							| 
									
										
										
										
											2007-04-14 13:01:31 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-10-24 19:22:56 +00:00
										 |  |  | static void m48t59_reset_sysbus(DeviceState *d) | 
					
						
							|  |  |  | { | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     M48txxSysBusState *sys = M48TXX_SYS_BUS(d); | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *NVRAM = &sys->state; | 
					
						
							| 
									
										
										
										
											2009-10-24 19:22:56 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     m48t59_reset_common(NVRAM); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | const MemoryRegionOps m48t59_io_ops = { | 
					
						
							| 
									
										
										
										
											2012-10-08 13:19:48 +02:00
										 |  |  |     .read = NVRAM_readb, | 
					
						
							|  |  |  |     .write = NVRAM_writeb, | 
					
						
							|  |  |  |     .impl = { | 
					
						
							|  |  |  |         .min_access_size = 1, | 
					
						
							|  |  |  |         .max_access_size = 1, | 
					
						
							|  |  |  |     }, | 
					
						
							|  |  |  |     .endianness = DEVICE_LITTLE_ENDIAN, | 
					
						
							| 
									
										
										
										
											2011-08-15 15:33:40 -07:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  | void m48t59_realize_common(M48t59State *s, Error **errp) | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-08-20 22:09:37 -05:00
										 |  |  |     s->buffer = g_malloc0(s->size); | 
					
						
							| 
									
										
										
										
											2012-05-23 19:25:34 +02:00
										 |  |  |     if (s->model == 59) { | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:04 +01:00
										 |  |  |         s->alrm_timer = timer_new_ns(rtc_clock, &alarm_cb, s); | 
					
						
							| 
									
										
										
										
											2013-08-21 16:03:08 +01:00
										 |  |  |         s->wd_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &watchdog_cb, s); | 
					
						
							| 
									
										
										
										
											2005-10-30 16:58:32 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2008-02-17 11:42:19 +00:00
										 |  |  |     qemu_get_timedate(&s->alarm, 0); | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  | static void m48t59_init1(Object *obj) | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_GET_CLASS(obj); | 
					
						
							|  |  |  |     M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | 
					
						
							|  |  |  |     SysBusDevice *dev = SYS_BUS_DEVICE(obj); | 
					
						
							| 
									
										
										
										
											2010-02-07 08:05:03 +00:00
										 |  |  |     M48t59State *s = &d->state; | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     s->model = u->info.model; | 
					
						
							|  |  |  |     s->size = u->info.size; | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  |     sysbus_init_irq(dev, &s->IRQ); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     memory_region_init_io(&s->iomem, obj, &nvram_ops, s, "m48t59.nvram", | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |                           s->size); | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     memory_region_init_io(&d->io, obj, &m48t59_io_ops, s, "m48t59", 4); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void m48t59_realize(DeviceState *dev, Error **errp) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     M48txxSysBusState *d = M48TXX_SYS_BUS(dev); | 
					
						
							|  |  |  |     M48t59State *s = &d->state; | 
					
						
							|  |  |  |     SysBusDevice *sbd = SYS_BUS_DEVICE(dev); | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     sysbus_init_mmio(sbd, &s->iomem); | 
					
						
							|  |  |  |     sysbus_init_mmio(sbd, &d->io); | 
					
						
							|  |  |  |     m48t59_realize_common(s, errp); | 
					
						
							| 
									
										
										
										
											2009-09-14 15:33:28 +00:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | static uint32_t m48txx_sysbus_read(Nvram *obj, uint32_t addr) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | 
					
						
							|  |  |  |     return m48t59_read(&d->state, addr); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void m48txx_sysbus_write(Nvram *obj, uint32_t addr, uint32_t val) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | 
					
						
							|  |  |  |     m48t59_write(&d->state, addr, val); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void m48txx_sysbus_toggle_lock(Nvram *obj, int lock) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     M48txxSysBusState *d = M48TXX_SYS_BUS(obj); | 
					
						
							|  |  |  |     m48t59_toggle_lock(&d->state, lock); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | static Property m48t59_sysbus_properties[] = { | 
					
						
							|  |  |  |     DEFINE_PROP_INT32("base-year", M48txxSysBusState, state.base_year, 0), | 
					
						
							|  |  |  |     DEFINE_PROP_END_OF_LIST(), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | static void m48txx_sysbus_class_init(ObjectClass *klass, void *data) | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     DeviceClass *dc = DEVICE_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     NvramClass *nc = NVRAM_CLASS(klass); | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     dc->realize = m48t59_realize; | 
					
						
							| 
									
										
										
										
											2011-12-07 21:34:16 -06:00
										 |  |  |     dc->reset = m48t59_reset_sysbus; | 
					
						
							| 
									
										
										
										
											2020-01-10 19:30:32 +04:00
										 |  |  |     device_class_set_props(dc, m48t59_sysbus_properties); | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     dc->vmsd = &vmstate_m48t59; | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     nc->read = m48txx_sysbus_read; | 
					
						
							|  |  |  |     nc->write = m48txx_sysbus_write; | 
					
						
							|  |  |  |     nc->toggle_lock = m48txx_sysbus_toggle_lock; | 
					
						
							| 
									
										
										
										
											2012-01-24 13:12:29 -06:00
										 |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | static void m48txx_sysbus_concrete_class_init(ObjectClass *klass, void *data) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     M48txxSysBusDeviceClass *u = M48TXX_SYS_BUS_CLASS(klass); | 
					
						
							|  |  |  |     M48txxInfo *info = data; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     u->info = *info; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | static const TypeInfo nvram_info = { | 
					
						
							|  |  |  |     .name = TYPE_NVRAM, | 
					
						
							|  |  |  |     .parent = TYPE_INTERFACE, | 
					
						
							|  |  |  |     .class_size = sizeof(NvramClass), | 
					
						
							|  |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | static const TypeInfo m48txx_sysbus_type_info = { | 
					
						
							|  |  |  |     .name = TYPE_M48TXX_SYS_BUS, | 
					
						
							|  |  |  |     .parent = TYPE_SYS_BUS_DEVICE, | 
					
						
							|  |  |  |     .instance_size = sizeof(M48txxSysBusState), | 
					
						
							| 
									
										
										
										
											2017-05-25 21:34:48 +08:00
										 |  |  |     .instance_init = m48t59_init1, | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     .abstract = true, | 
					
						
							|  |  |  |     .class_init = m48txx_sysbus_class_init, | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     .interfaces = (InterfaceInfo[]) { | 
					
						
							|  |  |  |         { TYPE_NVRAM }, | 
					
						
							|  |  |  |         { } | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  | }; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | static void m48t59_register_types(void) | 
					
						
							| 
									
										
										
										
											2009-07-12 20:07:07 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     TypeInfo sysbus_type_info = { | 
					
						
							|  |  |  |         .parent = TYPE_M48TXX_SYS_BUS, | 
					
						
							|  |  |  |         .class_size = sizeof(M48txxSysBusDeviceClass), | 
					
						
							|  |  |  |         .class_init = m48txx_sysbus_concrete_class_init, | 
					
						
							|  |  |  |     }; | 
					
						
							|  |  |  |     int i; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     type_register_static(&nvram_info); | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     type_register_static(&m48txx_sysbus_type_info); | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2016-11-08 17:00:35 +11:00
										 |  |  |     for (i = 0; i < ARRAY_SIZE(m48txx_sysbus_info); i++) { | 
					
						
							|  |  |  |         sysbus_type_info.name = m48txx_sysbus_info[i].bus_name; | 
					
						
							|  |  |  |         sysbus_type_info.class_data = &m48txx_sysbus_info[i]; | 
					
						
							|  |  |  |         type_register(&sysbus_type_info); | 
					
						
							| 
									
										
										
										
											2015-03-02 22:23:27 +00:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2004-04-12 20:39:29 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2009-07-12 20:07:07 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2012-02-09 15:20:55 +01:00
										 |  |  | type_init(m48t59_register_types) |