target_phys_addr_t is unwieldly, violates the C standard (_t suffixes are
reserved) and its purpose doesn't match the name (most target_phys_addr_t
addresses are not target specific).  Replace it with a finger-friendly,
standards conformant hwaddr.
Outstanding patchsets can be fixed up with the command
  git rebase -i --exec 'find -name "*.[ch]"
                        | xargs s/target_phys_addr_t/hwaddr/g' origin
Signed-off-by: Avi Kivity <avi@redhat.com>
Signed-off-by: Anthony Liguori <aliguori@us.ibm.com>
		
	
		
			
				
	
	
		
			131 lines
		
	
	
		
			4.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
			
		
		
	
	
			131 lines
		
	
	
		
			4.0 KiB
		
	
	
	
		
			C
		
	
	
	
	
	
/*
 | 
						|
 * QEMU IDE Emulation: mmio support (for embedded).
 | 
						|
 *
 | 
						|
 * Copyright (c) 2003 Fabrice Bellard
 | 
						|
 * Copyright (c) 2006 Openedhand Ltd.
 | 
						|
 *
 | 
						|
 * Permission is hereby granted, free of charge, to any person obtaining a copy
 | 
						|
 * of this software and associated documentation files (the "Software"), to deal
 | 
						|
 * in the Software without restriction, including without limitation the rights
 | 
						|
 * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
 | 
						|
 * copies of the Software, and to permit persons to whom the Software is
 | 
						|
 * furnished to do so, subject to the following conditions:
 | 
						|
 *
 | 
						|
 * The above copyright notice and this permission notice shall be included in
 | 
						|
 * all copies or substantial portions of the Software.
 | 
						|
 *
 | 
						|
 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
 | 
						|
 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
 | 
						|
 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
 | 
						|
 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
 | 
						|
 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
 | 
						|
 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
 | 
						|
 * THE SOFTWARE.
 | 
						|
 */
 | 
						|
#include <hw/hw.h>
 | 
						|
#include "block.h"
 | 
						|
#include "dma.h"
 | 
						|
 | 
						|
#include <hw/ide/internal.h>
 | 
						|
 | 
						|
/***********************************************************/
 | 
						|
/* MMIO based ide port
 | 
						|
 * This emulates IDE device connected directly to the CPU bus without
 | 
						|
 * dedicated ide controller, which is often seen on embedded boards.
 | 
						|
 */
 | 
						|
 | 
						|
typedef struct {
 | 
						|
    IDEBus bus;
 | 
						|
    int shift;
 | 
						|
    MemoryRegion iomem1, iomem2;
 | 
						|
} MMIOState;
 | 
						|
 | 
						|
static void mmio_ide_reset(void *opaque)
 | 
						|
{
 | 
						|
    MMIOState *s = opaque;
 | 
						|
 | 
						|
    ide_bus_reset(&s->bus);
 | 
						|
}
 | 
						|
 | 
						|
static uint64_t mmio_ide_read(void *opaque, hwaddr addr,
 | 
						|
                              unsigned size)
 | 
						|
{
 | 
						|
    MMIOState *s = opaque;
 | 
						|
    addr >>= s->shift;
 | 
						|
    if (addr & 7)
 | 
						|
        return ide_ioport_read(&s->bus, addr);
 | 
						|
    else
 | 
						|
        return ide_data_readw(&s->bus, 0);
 | 
						|
}
 | 
						|
 | 
						|
static void mmio_ide_write(void *opaque, hwaddr addr,
 | 
						|
                           uint64_t val, unsigned size)
 | 
						|
{
 | 
						|
    MMIOState *s = opaque;
 | 
						|
    addr >>= s->shift;
 | 
						|
    if (addr & 7)
 | 
						|
        ide_ioport_write(&s->bus, addr, val);
 | 
						|
    else
 | 
						|
        ide_data_writew(&s->bus, 0, val);
 | 
						|
}
 | 
						|
 | 
						|
static const MemoryRegionOps mmio_ide_ops = {
 | 
						|
    .read = mmio_ide_read,
 | 
						|
    .write = mmio_ide_write,
 | 
						|
    .endianness = DEVICE_NATIVE_ENDIAN,
 | 
						|
};
 | 
						|
 | 
						|
static uint64_t mmio_ide_status_read(void *opaque, hwaddr addr,
 | 
						|
                                     unsigned size)
 | 
						|
{
 | 
						|
    MMIOState *s= opaque;
 | 
						|
    return ide_status_read(&s->bus, 0);
 | 
						|
}
 | 
						|
 | 
						|
static void mmio_ide_cmd_write(void *opaque, hwaddr addr,
 | 
						|
                               uint64_t val, unsigned size)
 | 
						|
{
 | 
						|
    MMIOState *s = opaque;
 | 
						|
    ide_cmd_write(&s->bus, 0, val);
 | 
						|
}
 | 
						|
 | 
						|
static const MemoryRegionOps mmio_ide_cs_ops = {
 | 
						|
    .read = mmio_ide_status_read,
 | 
						|
    .write = mmio_ide_cmd_write,
 | 
						|
    .endianness = DEVICE_NATIVE_ENDIAN,
 | 
						|
};
 | 
						|
 | 
						|
static const VMStateDescription vmstate_ide_mmio = {
 | 
						|
    .name = "mmio-ide",
 | 
						|
    .version_id = 3,
 | 
						|
    .minimum_version_id = 0,
 | 
						|
    .minimum_version_id_old = 0,
 | 
						|
    .fields      = (VMStateField []) {
 | 
						|
        VMSTATE_IDE_BUS(bus, MMIOState),
 | 
						|
        VMSTATE_IDE_DRIVES(bus.ifs, MMIOState),
 | 
						|
        VMSTATE_END_OF_LIST()
 | 
						|
    }
 | 
						|
};
 | 
						|
 | 
						|
void mmio_ide_init (hwaddr membase, hwaddr membase2,
 | 
						|
                    MemoryRegion *address_space,
 | 
						|
                    qemu_irq irq, int shift,
 | 
						|
                    DriveInfo *hd0, DriveInfo *hd1)
 | 
						|
{
 | 
						|
    MMIOState *s = g_malloc0(sizeof(MMIOState));
 | 
						|
 | 
						|
    ide_init2_with_non_qdev_drives(&s->bus, hd0, hd1, irq);
 | 
						|
 | 
						|
    s->shift = shift;
 | 
						|
 | 
						|
    memory_region_init_io(&s->iomem1, &mmio_ide_ops, s,
 | 
						|
                          "ide-mmio.1", 16 << shift);
 | 
						|
    memory_region_init_io(&s->iomem2, &mmio_ide_cs_ops, s,
 | 
						|
                          "ide-mmio.2", 2 << shift);
 | 
						|
    memory_region_add_subregion(address_space, membase, &s->iomem1);
 | 
						|
    memory_region_add_subregion(address_space, membase2, &s->iomem2);
 | 
						|
    vmstate_register(NULL, 0, &vmstate_ide_mmio, s);
 | 
						|
    qemu_register_reset(mmio_ide_reset, s);
 | 
						|
}
 | 
						|
 |