| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  | /*
 | 
					
						
							|  |  |  |  *  i386 emulator main execution loop | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2005-04-06 20:47:48 +00:00
										 |  |  |  *  Copyright (c) 2003-2005 Fabrice Bellard | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2003-03-23 20:17:16 +00:00
										 |  |  |  * This library is free software; you can redistribute it and/or | 
					
						
							|  |  |  |  * modify it under the terms of the GNU Lesser General Public | 
					
						
							|  |  |  |  * License as published by the Free Software Foundation; either | 
					
						
							|  |  |  |  * version 2 of the License, or (at your option) any later version. | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2003-03-23 20:17:16 +00:00
										 |  |  |  * This library is distributed in the hope that it will be useful, | 
					
						
							|  |  |  |  * but WITHOUT ANY WARRANTY; without even the implied warranty of | 
					
						
							|  |  |  |  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU | 
					
						
							|  |  |  |  * Lesser General Public License for more details. | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |  * | 
					
						
							| 
									
										
										
										
											2003-03-23 20:17:16 +00:00
										 |  |  |  * You should have received a copy of the GNU Lesser General Public | 
					
						
							| 
									
										
										
										
											2009-07-16 20:47:01 +00:00
										 |  |  |  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
 | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |  */ | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #include "config.h"
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | #include "cpu.h"
 | 
					
						
							| 
									
										
										
										
											2003-04-29 20:40:53 +00:00
										 |  |  | #include "disas.h"
 | 
					
						
							| 
									
										
										
										
											2008-05-10 10:55:51 +00:00
										 |  |  | #include "tcg.h"
 | 
					
						
							| 
									
										
										
										
											2010-06-25 16:56:49 +02:00
										 |  |  | #include "qemu-barrier.h"
 | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2003-11-19 22:12:02 +00:00
										 |  |  | int tb_invalidated_flag; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2009-07-27 16:13:05 +02:00
										 |  |  | //#define CONFIG_DEBUG_EXEC
 | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-21 12:16:05 +00:00
										 |  |  | bool qemu_cpu_has_work(CPUState *env) | 
					
						
							| 
									
										
										
										
											2009-04-24 18:03:20 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     return cpu_has_work(env); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | void cpu_loop_exit(CPUState *env) | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |     env->current_tb = NULL; | 
					
						
							|  |  |  |     longjmp(env->jmp_env, 1); | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | } | 
					
						
							| 
									
										
										
										
											2007-06-03 17:44:37 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2004-04-25 21:21:33 +00:00
										 |  |  | /* exit the current TB from a signal handler. The host registers are
 | 
					
						
							|  |  |  |    restored in a state compatible with the CPU emulator | 
					
						
							|  |  |  |  */ | 
					
						
							| 
									
										
										
										
											2011-05-21 08:42:35 +00:00
										 |  |  | #if defined(CONFIG_SOFTMMU)
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | void cpu_resume_from_signal(CPUState *env, void *puc) | 
					
						
							| 
									
										
										
										
											2011-05-21 08:42:35 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     /* XXX: restore cpu registers saved in host registers */ | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     env->exception_index = -1; | 
					
						
							|  |  |  |     longjmp(env->jmp_env, 1); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2004-04-25 21:21:33 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  | /* Execute the code without caching the generated code. An interpreter
 | 
					
						
							|  |  |  |    could be used if available. */ | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | static void cpu_exec_nocache(CPUState *env, int max_cycles, | 
					
						
							|  |  |  |                              TranslationBlock *orig_tb) | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     unsigned long next_tb; | 
					
						
							|  |  |  |     TranslationBlock *tb; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     /* Should never happen.
 | 
					
						
							|  |  |  |        We only end up here when an existing TB is too long.  */ | 
					
						
							|  |  |  |     if (max_cycles > CF_COUNT_MASK) | 
					
						
							|  |  |  |         max_cycles = CF_COUNT_MASK; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     tb = tb_gen_code(env, orig_tb->pc, orig_tb->cs_base, orig_tb->flags, | 
					
						
							|  |  |  |                      max_cycles); | 
					
						
							|  |  |  |     env->current_tb = tb; | 
					
						
							|  |  |  |     /* execute the generated code */ | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |     next_tb = tcg_qemu_tb_exec(env, tb->tc_ptr); | 
					
						
							| 
									
										
										
										
											2010-01-15 09:42:07 +01:00
										 |  |  |     env->current_tb = NULL; | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     if ((next_tb & 3) == 2) { | 
					
						
							|  |  |  |         /* Restore PC.  This may happen if async event occurs before
 | 
					
						
							|  |  |  |            the TB starts executing.  */ | 
					
						
							| 
									
										
										
										
											2008-11-18 19:36:03 +00:00
										 |  |  |         cpu_pc_from_tb(env, tb); | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     tb_phys_invalidate(tb, -1); | 
					
						
							|  |  |  |     tb_free(tb); | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | static TranslationBlock *tb_find_slow(CPUState *env, | 
					
						
							|  |  |  |                                       target_ulong pc, | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |                                       target_ulong cs_base, | 
					
						
							| 
									
										
										
										
											2007-09-20 22:47:42 +00:00
										 |  |  |                                       uint64_t flags) | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     TranslationBlock *tb, **ptb1; | 
					
						
							|  |  |  |     unsigned int h; | 
					
						
							| 
									
										
										
										
											2011-09-04 11:06:22 +00:00
										 |  |  |     tb_page_addr_t phys_pc, phys_page1; | 
					
						
							| 
									
										
										
										
											2010-03-12 16:54:58 +00:00
										 |  |  |     target_ulong virt_page2; | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |     tb_invalidated_flag = 0; | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |     /* find translated block using physical mappings */ | 
					
						
							| 
									
										
										
										
											2010-03-12 16:54:58 +00:00
										 |  |  |     phys_pc = get_page_addr_code(env, pc); | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |     phys_page1 = phys_pc & TARGET_PAGE_MASK; | 
					
						
							|  |  |  |     h = tb_phys_hash_func(phys_pc); | 
					
						
							|  |  |  |     ptb1 = &tb_phys_hash[h]; | 
					
						
							|  |  |  |     for(;;) { | 
					
						
							|  |  |  |         tb = *ptb1; | 
					
						
							|  |  |  |         if (!tb) | 
					
						
							|  |  |  |             goto not_found; | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |         if (tb->pc == pc && | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |             tb->page_addr[0] == phys_page1 && | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |             tb->cs_base == cs_base && | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |             tb->flags == flags) { | 
					
						
							|  |  |  |             /* check next page if needed */ | 
					
						
							|  |  |  |             if (tb->page_addr[1] != -1) { | 
					
						
							| 
									
										
										
										
											2011-09-04 11:06:22 +00:00
										 |  |  |                 tb_page_addr_t phys_page2; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |                 virt_page2 = (pc & TARGET_PAGE_MASK) + | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |                     TARGET_PAGE_SIZE; | 
					
						
							| 
									
										
										
										
											2010-03-12 16:54:58 +00:00
										 |  |  |                 phys_page2 = get_page_addr_code(env, virt_page2); | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |                 if (tb->page_addr[1] == phys_page2) | 
					
						
							|  |  |  |                     goto found; | 
					
						
							|  |  |  |             } else { | 
					
						
							|  |  |  |                 goto found; | 
					
						
							|  |  |  |             } | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |         ptb1 = &tb->phys_hash_next; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |  not_found: | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |    /* if no translated code available, then translate it now */ | 
					
						
							|  |  |  |     tb = tb_gen_code(env, pc, cs_base, flags, 0); | 
					
						
							| 
									
										
										
										
											2007-09-17 08:09:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |  found: | 
					
						
							| 
									
										
										
										
											2010-12-02 16:12:46 +03:00
										 |  |  |     /* Move the last found TB to the head of the list */ | 
					
						
							|  |  |  |     if (likely(*ptb1)) { | 
					
						
							|  |  |  |         *ptb1 = tb->phys_hash_next; | 
					
						
							|  |  |  |         tb->phys_hash_next = tb_phys_hash[h]; | 
					
						
							|  |  |  |         tb_phys_hash[h] = tb; | 
					
						
							|  |  |  |     } | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |     /* we add the TB in the virtual pc hash table */ | 
					
						
							|  |  |  |     env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)] = tb; | 
					
						
							|  |  |  |     return tb; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | static inline TranslationBlock *tb_find_fast(CPUState *env) | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  | { | 
					
						
							|  |  |  |     TranslationBlock *tb; | 
					
						
							|  |  |  |     target_ulong cs_base, pc; | 
					
						
							| 
									
										
										
										
											2008-11-18 19:46:41 +00:00
										 |  |  |     int flags; | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |     /* we record a subset of the CPU state. It will
 | 
					
						
							|  |  |  |        always be the same before a given translated block | 
					
						
							|  |  |  |        is executed. */ | 
					
						
							| 
									
										
										
										
											2008-11-18 19:46:41 +00:00
										 |  |  |     cpu_get_tb_cpu_state(env, &pc, &cs_base, &flags); | 
					
						
							| 
									
										
										
										
											2008-02-01 22:18:51 +00:00
										 |  |  |     tb = env->tb_jmp_cache[tb_jmp_cache_hash_func(pc)]; | 
					
						
							| 
									
										
										
										
											2008-07-03 17:57:36 +00:00
										 |  |  |     if (unlikely(!tb || tb->pc != pc || tb->cs_base != cs_base || | 
					
						
							|  |  |  |                  tb->flags != flags)) { | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |         tb = tb_find_slow(env, pc, cs_base, flags); | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |     } | 
					
						
							|  |  |  |     return tb; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-03-15 12:26:13 +01:00
										 |  |  | static CPUDebugExcpHandler *debug_excp_handler; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | CPUDebugExcpHandler *cpu_set_debug_excp_handler(CPUDebugExcpHandler *handler) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     CPUDebugExcpHandler *old_handler = debug_excp_handler; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     debug_excp_handler = handler; | 
					
						
							|  |  |  |     return old_handler; | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  | static void cpu_handle_debug_exception(CPUState *env) | 
					
						
							|  |  |  | { | 
					
						
							|  |  |  |     CPUWatchpoint *wp; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |     if (!env->watchpoint_hit) { | 
					
						
							|  |  |  |         QTAILQ_FOREACH(wp, &env->watchpoints, entry) { | 
					
						
							|  |  |  |             wp->flags &= ~BP_WATCHPOINT_HIT; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  |     if (debug_excp_handler) { | 
					
						
							|  |  |  |         debug_excp_handler(env); | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  | /* main execution loop */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-05-04 09:45:20 -03:00
										 |  |  | volatile sig_atomic_t exit_request; | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  | int cpu_exec(CPUState *env) | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  | { | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |     int ret, interrupt_request; | 
					
						
							|  |  |  |     TranslationBlock *tb; | 
					
						
							| 
									
										
										
										
											2005-01-03 23:35:10 +00:00
										 |  |  |     uint8_t *tc_ptr; | 
					
						
							| 
									
										
										
										
											2008-06-07 20:50:51 +00:00
										 |  |  |     unsigned long next_tb; | 
					
						
							| 
									
										
										
										
											2003-06-09 15:28:00 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |     if (env->halted) { | 
					
						
							|  |  |  |         if (!cpu_has_work(env)) { | 
					
						
							| 
									
										
										
										
											2011-03-12 17:43:56 +01:00
										 |  |  |             return EXCP_HALTED; | 
					
						
							|  |  |  |         } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |         env->halted = 0; | 
					
						
							| 
									
										
										
										
											2011-03-12 17:43:56 +01:00
										 |  |  |     } | 
					
						
							| 
									
										
										
										
											2005-11-23 21:02:53 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |     cpu_single_env = env; | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2010-06-25 16:56:52 +02:00
										 |  |  |     if (unlikely(exit_request)) { | 
					
						
							| 
									
										
										
										
											2010-05-04 09:45:20 -03:00
										 |  |  |         env->exit_request = 1; | 
					
						
							|  |  |  |     } | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2007-06-03 18:45:53 +00:00
										 |  |  | #if defined(TARGET_I386)
 | 
					
						
							| 
									
										
										
										
											2011-02-07 12:19:18 +01:00
										 |  |  |     /* put eflags in CPU temporary format */ | 
					
						
							|  |  |  |     CC_SRC = env->eflags & (CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | 
					
						
							|  |  |  |     DF = 1 - (2 * ((env->eflags >> 10) & 1)); | 
					
						
							|  |  |  |     CC_OP = CC_OP_EFLAGS; | 
					
						
							|  |  |  |     env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | 
					
						
							| 
									
										
										
										
											2003-09-30 20:57:29 +00:00
										 |  |  | #elif defined(TARGET_SPARC)
 | 
					
						
							| 
									
										
										
										
											2006-10-22 00:18:54 +00:00
										 |  |  | #elif defined(TARGET_M68K)
 | 
					
						
							|  |  |  |     env->cc_op = CC_OP_FLAGS; | 
					
						
							|  |  |  |     env->cc_dest = env->sr & 0xf; | 
					
						
							|  |  |  |     env->cc_x = (env->sr >> 4) & 1; | 
					
						
							| 
									
										
										
										
											2007-06-03 18:45:53 +00:00
										 |  |  | #elif defined(TARGET_ALPHA)
 | 
					
						
							|  |  |  | #elif defined(TARGET_ARM)
 | 
					
						
							| 
									
										
										
										
											2011-04-12 16:27:03 +08:00
										 |  |  | #elif defined(TARGET_UNICORE32)
 | 
					
						
							| 
									
										
										
										
											2007-06-03 18:45:53 +00:00
										 |  |  | #elif defined(TARGET_PPC)
 | 
					
						
							| 
									
										
										
										
											2011-07-22 05:58:39 +00:00
										 |  |  |     env->reserve_addr = -1; | 
					
						
							| 
									
										
										
										
											2011-02-17 23:45:02 +01:00
										 |  |  | #elif defined(TARGET_LM32)
 | 
					
						
							| 
									
										
										
										
											2009-05-20 21:31:33 +02:00
										 |  |  | #elif defined(TARGET_MICROBLAZE)
 | 
					
						
							| 
									
										
										
										
											2005-07-02 14:58:51 +00:00
										 |  |  | #elif defined(TARGET_MIPS)
 | 
					
						
							| 
									
										
										
										
											2006-04-27 21:07:38 +00:00
										 |  |  | #elif defined(TARGET_SH4)
 | 
					
						
							| 
									
										
										
										
											2007-10-08 13:16:14 +00:00
										 |  |  | #elif defined(TARGET_CRIS)
 | 
					
						
							| 
									
										
										
										
											2009-12-05 12:44:21 +01:00
										 |  |  | #elif defined(TARGET_S390X)
 | 
					
						
							| 
									
										
										
										
											2011-09-06 03:55:25 +04:00
										 |  |  | #elif defined(TARGET_XTENSA)
 | 
					
						
							| 
									
										
										
										
											2006-04-27 21:07:38 +00:00
										 |  |  |     /* XXXXX */ | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #else
 | 
					
						
							|  |  |  | #error unsupported target CPU
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |     env->exception_index = -1; | 
					
						
							| 
									
										
										
										
											2003-05-10 13:13:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |     /* prepare setjmp context for exception handling */ | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |     for(;;) { | 
					
						
							|  |  |  |         if (setjmp(env->jmp_env) == 0) { | 
					
						
							|  |  |  |             /* if an exception is pending, we execute it here */ | 
					
						
							|  |  |  |             if (env->exception_index >= 0) { | 
					
						
							|  |  |  |                 if (env->exception_index >= EXCP_INTERRUPT) { | 
					
						
							|  |  |  |                     /* exit request from the cpu execution loop */ | 
					
						
							|  |  |  |                     ret = env->exception_index; | 
					
						
							| 
									
										
										
										
											2011-03-15 12:26:13 +01:00
										 |  |  |                     if (ret == EXCP_DEBUG) { | 
					
						
							|  |  |  |                         cpu_handle_debug_exception(env); | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                     break; | 
					
						
							| 
									
										
										
										
											2009-01-14 19:40:27 +00:00
										 |  |  |                 } else { | 
					
						
							|  |  |  | #if defined(CONFIG_USER_ONLY)
 | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                     /* if user mode only, we simulate a fake exception
 | 
					
						
							| 
									
										
										
										
											2006-12-07 18:28:42 +00:00
										 |  |  |                        which will be handled outside the cpu execution | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                        loop */ | 
					
						
							| 
									
										
										
										
											2003-06-25 16:12:37 +00:00
										 |  |  | #if defined(TARGET_I386)
 | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                     do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2003-06-25 16:12:37 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                     ret = env->exception_index; | 
					
						
							|  |  |  |                     break; | 
					
						
							| 
									
										
										
										
											2009-01-14 19:40:27 +00:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  |                     do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2010-01-15 09:41:01 +01:00
										 |  |  |                     env->exception_index = -1; | 
					
						
							| 
									
										
										
										
											2003-06-25 16:12:37 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                 } | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |             } | 
					
						
							| 
									
										
										
										
											2005-02-10 22:05:51 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |             next_tb = 0; /* force lookup of first TB */ | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |             for(;;) { | 
					
						
							| 
									
										
										
										
											2003-06-30 13:12:32 +00:00
										 |  |  |                 interrupt_request = env->interrupt_request; | 
					
						
							| 
									
										
										
										
											2008-11-06 18:54:46 +00:00
										 |  |  |                 if (unlikely(interrupt_request)) { | 
					
						
							|  |  |  |                     if (unlikely(env->singlestep_enabled & SSTEP_NOIRQ)) { | 
					
						
							|  |  |  |                         /* Mask out external interrupts for this step. */ | 
					
						
							| 
									
										
										
										
											2011-05-04 13:34:25 -07:00
										 |  |  |                         interrupt_request &= ~CPU_INTERRUPT_SSTEP_MASK; | 
					
						
							| 
									
										
										
										
											2008-11-06 18:54:46 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2007-03-16 23:58:11 +00:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_DEBUG) { | 
					
						
							|  |  |  |                         env->interrupt_request &= ~CPU_INTERRUPT_DEBUG; | 
					
						
							|  |  |  |                         env->exception_index = EXCP_DEBUG; | 
					
						
							| 
									
										
										
										
											2011-05-14 12:52:35 +00:00
										 |  |  |                         cpu_loop_exit(env); | 
					
						
							| 
									
										
										
										
											2007-03-16 23:58:11 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2007-05-01 01:28:01 +00:00
										 |  |  | #if defined(TARGET_ARM) || defined(TARGET_SPARC) || defined(TARGET_MIPS) || \
 | 
					
						
							| 
									
										
										
										
											2009-05-20 21:31:33 +02:00
										 |  |  |     defined(TARGET_PPC) || defined(TARGET_ALPHA) || defined(TARGET_CRIS) || \ | 
					
						
							| 
									
										
										
										
											2011-04-12 16:27:03 +08:00
										 |  |  |     defined(TARGET_MICROBLAZE) || defined(TARGET_LM32) || defined(TARGET_UNICORE32) | 
					
						
							| 
									
										
										
										
											2007-05-01 01:28:01 +00:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_HALT) { | 
					
						
							|  |  |  |                         env->interrupt_request &= ~CPU_INTERRUPT_HALT; | 
					
						
							|  |  |  |                         env->halted = 1; | 
					
						
							|  |  |  |                         env->exception_index = EXCP_HLT; | 
					
						
							| 
									
										
										
										
											2011-05-14 12:52:35 +00:00
										 |  |  |                         cpu_loop_exit(env); | 
					
						
							| 
									
										
										
										
											2007-05-01 01:28:01 +00:00
										 |  |  |                     } | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2003-06-30 13:12:32 +00:00
										 |  |  | #if defined(TARGET_I386)
 | 
					
						
							| 
									
										
										
										
											2009-06-17 23:26:59 +03:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_INIT) { | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             svm_check_intercept(env, SVM_EXIT_INIT); | 
					
						
							| 
									
										
										
										
											2009-06-17 23:26:59 +03:00
										 |  |  |                             do_cpu_init(env); | 
					
						
							|  |  |  |                             env->exception_index = EXCP_HALTED; | 
					
						
							| 
									
										
										
										
											2011-05-14 12:52:35 +00:00
										 |  |  |                             cpu_loop_exit(env); | 
					
						
							| 
									
										
										
										
											2009-06-17 23:26:59 +03:00
										 |  |  |                     } else if (interrupt_request & CPU_INTERRUPT_SIPI) { | 
					
						
							|  |  |  |                             do_cpu_sipi(env); | 
					
						
							|  |  |  |                     } else if (env->hflags2 & HF2_GIF_MASK) { | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                         if ((interrupt_request & CPU_INTERRUPT_SMI) && | 
					
						
							|  |  |  |                             !(env->hflags & HF_SMM_MASK)) { | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             svm_check_intercept(env, SVM_EXIT_SMI); | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             env->interrupt_request &= ~CPU_INTERRUPT_SMI; | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             do_smm_enter(env); | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             next_tb = 0; | 
					
						
							|  |  |  |                         } else if ((interrupt_request & CPU_INTERRUPT_NMI) && | 
					
						
							|  |  |  |                                    !(env->hflags2 & HF2_NMI_MASK)) { | 
					
						
							|  |  |  |                             env->interrupt_request &= ~CPU_INTERRUPT_NMI; | 
					
						
							|  |  |  |                             env->hflags2 |= HF2_NMI_MASK; | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             do_interrupt_x86_hardirq(env, EXCP02_NMI, 1); | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             next_tb = 0; | 
					
						
							| 
									
										
										
										
											2009-06-23 10:05:14 +08:00
										 |  |  | 			} else if (interrupt_request & CPU_INTERRUPT_MCE) { | 
					
						
							|  |  |  |                             env->interrupt_request &= ~CPU_INTERRUPT_MCE; | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             do_interrupt_x86_hardirq(env, EXCP12_MCHK, 0); | 
					
						
							| 
									
										
										
										
											2009-06-23 10:05:14 +08:00
										 |  |  |                             next_tb = 0; | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                         } else if ((interrupt_request & CPU_INTERRUPT_HARD) && | 
					
						
							|  |  |  |                                    (((env->hflags2 & HF2_VINTR_MASK) &&  | 
					
						
							|  |  |  |                                      (env->hflags2 & HF2_HIF_MASK)) || | 
					
						
							|  |  |  |                                     (!(env->hflags2 & HF2_VINTR_MASK) &&  | 
					
						
							|  |  |  |                                      (env->eflags & IF_MASK &&  | 
					
						
							|  |  |  |                                       !(env->hflags & HF_INHIBIT_IRQ_MASK))))) { | 
					
						
							|  |  |  |                             int intno; | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             svm_check_intercept(env, SVM_EXIT_INTR); | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             env->interrupt_request &= ~(CPU_INTERRUPT_HARD | CPU_INTERRUPT_VIRQ); | 
					
						
							|  |  |  |                             intno = cpu_get_pic_interrupt(env); | 
					
						
							| 
									
										
										
										
											2009-01-15 22:34:14 +00:00
										 |  |  |                             qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing hardware INT=0x%02x\n", intno); | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             do_interrupt_x86_hardirq(env, intno, 1); | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             /* ensure that no TB jump will be modified as
 | 
					
						
							|  |  |  |                                the program flow was changed */ | 
					
						
							|  |  |  |                             next_tb = 0; | 
					
						
							| 
									
										
										
										
											2007-09-23 15:28:04 +00:00
										 |  |  | #if !defined(CONFIG_USER_ONLY)
 | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                         } else if ((interrupt_request & CPU_INTERRUPT_VIRQ) && | 
					
						
							|  |  |  |                                    (env->eflags & IF_MASK) &&  | 
					
						
							|  |  |  |                                    !(env->hflags & HF_INHIBIT_IRQ_MASK)) { | 
					
						
							|  |  |  |                             int intno; | 
					
						
							|  |  |  |                             /* FIXME: this should respect TPR */ | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             svm_check_intercept(env, SVM_EXIT_VINTR); | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             intno = ldl_phys(env->vm_vmcb + offsetof(struct vmcb, control.int_vector)); | 
					
						
							| 
									
										
										
										
											2009-01-15 22:34:14 +00:00
										 |  |  |                             qemu_log_mask(CPU_LOG_TB_IN_ASM, "Servicing virtual hardware INT=0x%02x\n", intno); | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                             do_interrupt_x86_hardirq(env, intno, 1); | 
					
						
							| 
									
										
										
										
											2008-12-13 12:33:02 +00:00
										 |  |  |                             env->interrupt_request &= ~CPU_INTERRUPT_VIRQ; | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                             next_tb = 0; | 
					
						
							| 
									
										
										
										
											2003-06-30 23:18:22 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2008-06-04 17:02:19 +00:00
										 |  |  |                         } | 
					
						
							| 
									
										
										
										
											2003-06-30 13:12:32 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2004-01-04 23:53:18 +00:00
										 |  |  | #elif defined(TARGET_PPC)
 | 
					
						
							| 
									
										
										
										
											2004-05-21 12:59:32 +00:00
										 |  |  | #if 0
 | 
					
						
							|  |  |  |                     if ((interrupt_request & CPU_INTERRUPT_RESET)) { | 
					
						
							| 
									
										
										
										
											2009-11-07 10:36:04 +00:00
										 |  |  |                         cpu_reset(env); | 
					
						
							| 
									
										
										
										
											2004-05-21 12:59:32 +00:00
										 |  |  |                     } | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2007-03-30 09:38:04 +00:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD) { | 
					
						
							| 
									
										
										
										
											2007-04-09 22:45:36 +00:00
										 |  |  |                         ppc_hw_interrupt(env); | 
					
						
							|  |  |  |                         if (env->pending_interrupts == 0) | 
					
						
							|  |  |  |                             env->interrupt_request &= ~CPU_INTERRUPT_HARD; | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2004-01-04 23:53:18 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2011-02-17 23:45:02 +01:00
										 |  |  | #elif defined(TARGET_LM32)
 | 
					
						
							|  |  |  |                     if ((interrupt_request & CPU_INTERRUPT_HARD) | 
					
						
							|  |  |  |                         && (env->ie & IE_IE)) { | 
					
						
							|  |  |  |                         env->exception_index = EXCP_IRQ; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							|  |  |  |                         next_tb = 0; | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2009-05-20 21:31:33 +02:00
										 |  |  | #elif defined(TARGET_MICROBLAZE)
 | 
					
						
							|  |  |  |                     if ((interrupt_request & CPU_INTERRUPT_HARD) | 
					
						
							|  |  |  |                         && (env->sregs[SR_MSR] & MSR_IE) | 
					
						
							|  |  |  |                         && !(env->sregs[SR_MSR] & (MSR_EIP | MSR_BIP)) | 
					
						
							|  |  |  |                         && !(env->iflags & (D_FLAG | IMM_FLAG))) { | 
					
						
							|  |  |  |                         env->exception_index = EXCP_IRQ; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							|  |  |  |                         next_tb = 0; | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2005-07-02 14:58:51 +00:00
										 |  |  | #elif defined(TARGET_MIPS)
 | 
					
						
							|  |  |  |                     if ((interrupt_request & CPU_INTERRUPT_HARD) && | 
					
						
							| 
									
										
										
										
											2010-12-25 22:56:32 +01:00
										 |  |  |                         cpu_mips_hw_interrupts_pending(env)) { | 
					
						
							| 
									
										
										
										
											2005-07-02 14:58:51 +00:00
										 |  |  |                         /* Raise it */ | 
					
						
							|  |  |  |                         env->exception_index = EXCP_EXT_INTERRUPT; | 
					
						
							|  |  |  |                         env->error_code = 0; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2005-07-02 14:58:51 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2004-09-30 22:22:08 +00:00
										 |  |  | #elif defined(TARGET_SPARC)
 | 
					
						
							| 
									
										
										
										
											2010-01-07 23:28:31 +03:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD) { | 
					
						
							|  |  |  |                         if (cpu_interrupts_enabled(env) && | 
					
						
							|  |  |  |                             env->interrupt_index > 0) { | 
					
						
							|  |  |  |                             int pil = env->interrupt_index & 0xf; | 
					
						
							|  |  |  |                             int type = env->interrupt_index & 0xf0; | 
					
						
							|  |  |  | 
 | 
					
						
							|  |  |  |                             if (((type == TT_EXTINT) && | 
					
						
							|  |  |  |                                   cpu_pil_allowed(env, pil)) || | 
					
						
							|  |  |  |                                   type != TT_EXTINT) { | 
					
						
							|  |  |  |                                 env->exception_index = env->interrupt_index; | 
					
						
							|  |  |  |                                 do_interrupt(env); | 
					
						
							|  |  |  |                                 next_tb = 0; | 
					
						
							|  |  |  |                             } | 
					
						
							|  |  |  |                         } | 
					
						
							| 
									
										
										
										
											2007-05-01 01:28:01 +00:00
										 |  |  | 		    } | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  | #elif defined(TARGET_ARM)
 | 
					
						
							|  |  |  |                     if (interrupt_request & CPU_INTERRUPT_FIQ | 
					
						
							|  |  |  |                         && !(env->uncached_cpsr & CPSR_F)) { | 
					
						
							|  |  |  |                         env->exception_index = EXCP_FIQ; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2007-11-11 00:04:49 +00:00
										 |  |  |                     /* ARMv7-M interrupt return works by loading a magic value
 | 
					
						
							|  |  |  |                        into the PC.  On real hardware the load causes the | 
					
						
							|  |  |  |                        return to occur.  The qemu implementation performs the | 
					
						
							|  |  |  |                        jump normally, then does the exception return when the | 
					
						
							|  |  |  |                        CPU tries to execute code at the magic address. | 
					
						
							|  |  |  |                        This will cause the magic PC value to be pushed to | 
					
						
							| 
									
										
										
										
											2011-04-28 17:20:38 +02:00
										 |  |  |                        the stack if an interrupt occurred at the wrong time. | 
					
						
							| 
									
										
										
										
											2007-11-11 00:04:49 +00:00
										 |  |  |                        We avoid this by disabling interrupts when | 
					
						
							|  |  |  |                        pc contains a magic address.  */ | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD | 
					
						
							| 
									
										
										
										
											2007-11-11 00:04:49 +00:00
										 |  |  |                         && ((IS_M(env) && env->regs[15] < 0xfffffff0) | 
					
						
							|  |  |  |                             || !(env->uncached_cpsr & CPSR_I))) { | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  |                         env->exception_index = EXCP_IRQ; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2011-04-12 16:27:03 +08:00
										 |  |  | #elif defined(TARGET_UNICORE32)
 | 
					
						
							|  |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD | 
					
						
							|  |  |  |                         && !(env->uncached_asr & ASR_I)) { | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							|  |  |  |                         next_tb = 0; | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2006-04-27 21:07:38 +00:00
										 |  |  | #elif defined(TARGET_SH4)
 | 
					
						
							| 
									
										
										
										
											2007-12-02 06:18:24 +00:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD) { | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2007-12-02 06:18:24 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2007-04-05 07:22:49 +00:00
										 |  |  | #elif defined(TARGET_ALPHA)
 | 
					
						
							| 
									
										
										
										
											2011-04-18 15:09:09 -07:00
										 |  |  |                     { | 
					
						
							|  |  |  |                         int idx = -1; | 
					
						
							|  |  |  |                         /* ??? This hard-codes the OSF/1 interrupt levels.  */ | 
					
						
							|  |  |  | 		        switch (env->pal_mode ? 7 : env->ps & PS_INT_MASK) { | 
					
						
							|  |  |  |                         case 0 ... 3: | 
					
						
							|  |  |  |                             if (interrupt_request & CPU_INTERRUPT_HARD) { | 
					
						
							|  |  |  |                                 idx = EXCP_DEV_INTERRUPT; | 
					
						
							|  |  |  |                             } | 
					
						
							|  |  |  |                             /* FALLTHRU */ | 
					
						
							|  |  |  |                         case 4: | 
					
						
							|  |  |  |                             if (interrupt_request & CPU_INTERRUPT_TIMER) { | 
					
						
							|  |  |  |                                 idx = EXCP_CLK_INTERRUPT; | 
					
						
							|  |  |  |                             } | 
					
						
							|  |  |  |                             /* FALLTHRU */ | 
					
						
							|  |  |  |                         case 5: | 
					
						
							|  |  |  |                             if (interrupt_request & CPU_INTERRUPT_SMP) { | 
					
						
							|  |  |  |                                 idx = EXCP_SMP_INTERRUPT; | 
					
						
							|  |  |  |                             } | 
					
						
							|  |  |  |                             /* FALLTHRU */ | 
					
						
							|  |  |  |                         case 6: | 
					
						
							|  |  |  |                             if (interrupt_request & CPU_INTERRUPT_MCHK) { | 
					
						
							|  |  |  |                                 idx = EXCP_MCHK; | 
					
						
							|  |  |  |                             } | 
					
						
							|  |  |  |                         } | 
					
						
							|  |  |  |                         if (idx >= 0) { | 
					
						
							|  |  |  |                             env->exception_index = idx; | 
					
						
							|  |  |  |                             env->error_code = 0; | 
					
						
							|  |  |  |                             do_interrupt(env); | 
					
						
							|  |  |  |                             next_tb = 0; | 
					
						
							|  |  |  |                         } | 
					
						
							| 
									
										
										
										
											2007-04-05 07:22:49 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2007-10-08 13:16:14 +00:00
										 |  |  | #elif defined(TARGET_CRIS)
 | 
					
						
							| 
									
										
										
										
											2008-06-09 23:18:06 +00:00
										 |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD | 
					
						
							| 
									
										
										
										
											2010-02-15 11:17:33 +01:00
										 |  |  |                         && (env->pregs[PR_CCS] & I_FLAG) | 
					
						
							|  |  |  |                         && !env->locked_irq) { | 
					
						
							| 
									
										
										
										
											2008-06-09 23:18:06 +00:00
										 |  |  |                         env->exception_index = EXCP_IRQ; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							|  |  |  |                         next_tb = 0; | 
					
						
							|  |  |  |                     } | 
					
						
							|  |  |  |                     if (interrupt_request & CPU_INTERRUPT_NMI | 
					
						
							|  |  |  |                         && (env->pregs[PR_CCS] & M_FLAG)) { | 
					
						
							|  |  |  |                         env->exception_index = EXCP_NMI; | 
					
						
							| 
									
										
										
										
											2007-10-08 13:16:14 +00:00
										 |  |  |                         do_interrupt(env); | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2007-10-08 13:16:14 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2007-05-23 19:58:11 +00:00
										 |  |  | #elif defined(TARGET_M68K)
 | 
					
						
							|  |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD | 
					
						
							|  |  |  |                         && ((env->sr & SR_I) >> SR_I_SHIFT) | 
					
						
							|  |  |  |                             < env->pending_level) { | 
					
						
							|  |  |  |                         /* Real hardware gets the interrupt vector via an
 | 
					
						
							|  |  |  |                            IACK cycle at this point.  Current emulated | 
					
						
							|  |  |  |                            hardware doesn't rely on this, so we | 
					
						
							|  |  |  |                            provide/save the vector when the interrupt is | 
					
						
							|  |  |  |                            first signalled.  */ | 
					
						
							|  |  |  |                         env->exception_index = env->pending_vector; | 
					
						
							| 
									
										
										
										
											2011-05-21 07:55:24 +00:00
										 |  |  |                         do_interrupt_m68k_hardirq(env); | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2007-05-23 19:58:11 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2011-04-15 17:32:48 +02:00
										 |  |  | #elif defined(TARGET_S390X) && !defined(CONFIG_USER_ONLY)
 | 
					
						
							|  |  |  |                     if ((interrupt_request & CPU_INTERRUPT_HARD) && | 
					
						
							|  |  |  |                         (env->psw.mask & PSW_MASK_EXT)) { | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							|  |  |  |                         next_tb = 0; | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2011-09-06 03:55:41 +04:00
										 |  |  | #elif defined(TARGET_XTENSA)
 | 
					
						
							|  |  |  |                     if (interrupt_request & CPU_INTERRUPT_HARD) { | 
					
						
							|  |  |  |                         env->exception_index = EXC_IRQ; | 
					
						
							|  |  |  |                         do_interrupt(env); | 
					
						
							|  |  |  |                         next_tb = 0; | 
					
						
							|  |  |  |                     } | 
					
						
							| 
									
										
										
										
											2003-06-30 13:12:32 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2011-04-28 17:20:35 +02:00
										 |  |  |                    /* Don't use the cached interrupt_request value,
 | 
					
						
							| 
									
										
										
										
											2006-05-22 22:03:52 +00:00
										 |  |  |                       do_interrupt may have updated the EXITTB flag. */ | 
					
						
							| 
									
										
										
										
											2005-11-26 10:38:39 +00:00
										 |  |  |                     if (env->interrupt_request & CPU_INTERRUPT_EXITTB) { | 
					
						
							| 
									
										
										
										
											2004-02-16 21:58:54 +00:00
										 |  |  |                         env->interrupt_request &= ~CPU_INTERRUPT_EXITTB; | 
					
						
							|  |  |  |                         /* ensure that no TB jump will be modified as
 | 
					
						
							|  |  |  |                            the program flow was changed */ | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                         next_tb = 0; | 
					
						
							| 
									
										
										
										
											2004-02-16 21:58:54 +00:00
										 |  |  |                     } | 
					
						
							| 
									
										
										
										
											2009-03-06 21:48:00 +00:00
										 |  |  |                 } | 
					
						
							|  |  |  |                 if (unlikely(env->exit_request)) { | 
					
						
							|  |  |  |                     env->exit_request = 0; | 
					
						
							|  |  |  |                     env->exception_index = EXCP_INTERRUPT; | 
					
						
							| 
									
										
										
										
											2011-05-14 12:52:35 +00:00
										 |  |  |                     cpu_loop_exit(env); | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                 } | 
					
						
							| 
									
										
										
										
											2010-04-28 16:07:57 -07:00
										 |  |  | #if defined(DEBUG_DISAS) || defined(CONFIG_DEBUG_EXEC)
 | 
					
						
							| 
									
										
										
										
											2009-01-15 22:36:53 +00:00
										 |  |  |                 if (qemu_loglevel_mask(CPU_LOG_TB_CPU)) { | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                     /* restore flags in standard format */ | 
					
						
							| 
									
										
										
										
											2007-06-03 18:45:53 +00:00
										 |  |  | #if defined(TARGET_I386)
 | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |                     env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP) | 
					
						
							|  |  |  |                         | (DF & DF_MASK); | 
					
						
							| 
									
										
										
										
											2009-01-15 22:34:14 +00:00
										 |  |  |                     log_cpu_state(env, X86_DUMP_CCOP); | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                     env->eflags &= ~(DF_MASK | CC_O | CC_S | CC_Z | CC_A | CC_P | CC_C); | 
					
						
							| 
									
										
										
										
											2006-10-22 00:18:54 +00:00
										 |  |  | #elif defined(TARGET_M68K)
 | 
					
						
							|  |  |  |                     cpu_m68k_flush_flags(env, env->cc_op); | 
					
						
							|  |  |  |                     env->cc_op = CC_OP_FLAGS; | 
					
						
							|  |  |  |                     env->sr = (env->sr & 0xffe0) | 
					
						
							|  |  |  |                               | env->cc_dest | (env->cc_x << 4); | 
					
						
							| 
									
										
										
										
											2009-01-15 22:34:14 +00:00
										 |  |  |                     log_cpu_state(env, 0); | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #else
 | 
					
						
							| 
									
										
										
										
											2010-04-28 16:07:57 -07:00
										 |  |  |                     log_cpu_state(env, 0); | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                 } | 
					
						
							| 
									
										
										
										
											2010-04-28 16:07:57 -07:00
										 |  |  | #endif /* DEBUG_DISAS || CONFIG_DEBUG_EXEC */
 | 
					
						
							| 
									
										
										
										
											2008-06-07 20:50:51 +00:00
										 |  |  |                 spin_lock(&tb_lock); | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |                 tb = tb_find_fast(env); | 
					
						
							| 
									
										
										
										
											2008-06-07 20:50:51 +00:00
										 |  |  |                 /* Note: we do it here to avoid a gcc bug on Mac OS X when
 | 
					
						
							|  |  |  |                    doing it in tb_find_slow */ | 
					
						
							|  |  |  |                 if (tb_invalidated_flag) { | 
					
						
							|  |  |  |                     /* as some TB could have been invalidated because
 | 
					
						
							|  |  |  |                        of memory exceptions while generating the code, we | 
					
						
							|  |  |  |                        must recompute the hash index here */ | 
					
						
							|  |  |  |                     next_tb = 0; | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                     tb_invalidated_flag = 0; | 
					
						
							| 
									
										
										
										
											2008-06-07 20:50:51 +00:00
										 |  |  |                 } | 
					
						
							| 
									
										
										
										
											2009-07-27 16:13:05 +02:00
										 |  |  | #ifdef CONFIG_DEBUG_EXEC
 | 
					
						
							| 
									
										
										
										
											2009-01-15 22:34:14 +00:00
										 |  |  |                 qemu_log_mask(CPU_LOG_EXEC, "Trace 0x%08lx [" TARGET_FMT_lx "] %s\n", | 
					
						
							|  |  |  |                              (long)tb->tc_ptr, tb->pc, | 
					
						
							|  |  |  |                              lookup_symbol(tb->pc)); | 
					
						
							| 
									
										
										
										
											2003-05-10 13:13:54 +00:00
										 |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2005-11-20 10:35:40 +00:00
										 |  |  |                 /* see if we can patch the calling TB. When the TB
 | 
					
						
							|  |  |  |                    spans two pages, we cannot safely do a direct | 
					
						
							|  |  |  |                    jump. */ | 
					
						
							| 
									
										
										
										
											2010-01-15 08:56:36 +01:00
										 |  |  |                 if (next_tb != 0 && tb->page_addr[1] == -1) { | 
					
						
							| 
									
										
										
										
											2008-05-04 06:38:18 +00:00
										 |  |  |                     tb_add_jump((TranslationBlock *)(next_tb & ~3), next_tb & 3, tb); | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                 } | 
					
						
							| 
									
										
										
										
											2008-06-07 20:50:51 +00:00
										 |  |  |                 spin_unlock(&tb_lock); | 
					
						
							| 
									
										
										
										
											2008-11-04 14:18:13 +00:00
										 |  |  | 
 | 
					
						
							|  |  |  |                 /* cpu_interrupt might be called while translating the
 | 
					
						
							|  |  |  |                    TB, but before it is linked into a potentially | 
					
						
							|  |  |  |                    infinite loop and becomes env->current_tb. Avoid | 
					
						
							|  |  |  |                    starting execution if there is a pending interrupt. */ | 
					
						
							| 
									
										
										
										
											2010-06-25 16:56:50 +02:00
										 |  |  |                 env->current_tb = tb; | 
					
						
							|  |  |  |                 barrier(); | 
					
						
							|  |  |  |                 if (likely(!env->exit_request)) { | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                     tc_ptr = tb->tc_ptr; | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |                 /* execute the generated code */ | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |                     next_tb = tcg_qemu_tb_exec(env, tc_ptr); | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                     if ((next_tb & 3) == 2) { | 
					
						
							| 
									
										
										
										
											2008-06-30 17:22:19 +00:00
										 |  |  |                         /* Instruction counter expired.  */ | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                         int insns_left; | 
					
						
							|  |  |  |                         tb = (TranslationBlock *)(long)(next_tb & ~3); | 
					
						
							|  |  |  |                         /* Restore PC.  */ | 
					
						
							| 
									
										
										
										
											2008-11-18 19:36:03 +00:00
										 |  |  |                         cpu_pc_from_tb(env, tb); | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                         insns_left = env->icount_decr.u32; | 
					
						
							|  |  |  |                         if (env->icount_extra && insns_left >= 0) { | 
					
						
							|  |  |  |                             /* Refill decrementer and continue execution.  */ | 
					
						
							|  |  |  |                             env->icount_extra += insns_left; | 
					
						
							|  |  |  |                             if (env->icount_extra > 0xffff) { | 
					
						
							|  |  |  |                                 insns_left = 0xffff; | 
					
						
							|  |  |  |                             } else { | 
					
						
							|  |  |  |                                 insns_left = env->icount_extra; | 
					
						
							|  |  |  |                             } | 
					
						
							|  |  |  |                             env->icount_extra -= insns_left; | 
					
						
							|  |  |  |                             env->icount_decr.u16.low = insns_left; | 
					
						
							|  |  |  |                         } else { | 
					
						
							|  |  |  |                             if (insns_left > 0) { | 
					
						
							|  |  |  |                                 /* Execute remaining instructions.  */ | 
					
						
							| 
									
										
										
										
											2011-05-15 16:03:25 +00:00
										 |  |  |                                 cpu_exec_nocache(env, insns_left, tb); | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                             } | 
					
						
							|  |  |  |                             env->exception_index = EXCP_INTERRUPT; | 
					
						
							|  |  |  |                             next_tb = 0; | 
					
						
							| 
									
										
										
										
											2011-05-14 12:52:35 +00:00
										 |  |  |                             cpu_loop_exit(env); | 
					
						
							| 
									
										
										
										
											2008-06-29 01:03:05 +00:00
										 |  |  |                         } | 
					
						
							|  |  |  |                     } | 
					
						
							|  |  |  |                 } | 
					
						
							| 
									
										
										
										
											2010-06-25 16:56:50 +02:00
										 |  |  |                 env->current_tb = NULL; | 
					
						
							| 
									
										
										
										
											2003-08-10 21:48:43 +00:00
										 |  |  |                 /* reset soft MMU for next block (it can currently
 | 
					
						
							|  |  |  |                    only be set by a memory fault) */ | 
					
						
							| 
									
										
										
										
											2007-06-03 18:52:15 +00:00
										 |  |  |             } /* for(;;) */ | 
					
						
							| 
									
										
										
										
											2011-07-02 09:50:51 +02:00
										 |  |  |         } else { | 
					
						
							|  |  |  |             /* Reload env after longjmp - the compiler may have smashed all
 | 
					
						
							|  |  |  |              * local variables as longjmp is marked 'noreturn'. */ | 
					
						
							|  |  |  |             env = cpu_single_env; | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |         } | 
					
						
							| 
									
										
										
										
											2003-06-24 13:22:59 +00:00
										 |  |  |     } /* for(;;) */ | 
					
						
							|  |  |  | 
 | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #if defined(TARGET_I386)
 | 
					
						
							| 
									
										
										
										
											2003-03-23 16:49:39 +00:00
										 |  |  |     /* restore flags in standard format */ | 
					
						
							| 
									
										
										
										
											2011-05-16 19:38:48 +00:00
										 |  |  |     env->eflags = env->eflags | cpu_cc_compute_all(env, CC_OP) | 
					
						
							|  |  |  |         | (DF & DF_MASK); | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #elif defined(TARGET_ARM)
 | 
					
						
							| 
									
										
										
										
											2005-02-22 19:27:29 +00:00
										 |  |  |     /* XXX: Save/restore host fpu exception state?.  */ | 
					
						
							| 
									
										
										
										
											2011-04-12 16:27:03 +08:00
										 |  |  | #elif defined(TARGET_UNICORE32)
 | 
					
						
							| 
									
										
										
										
											2003-09-30 20:57:29 +00:00
										 |  |  | #elif defined(TARGET_SPARC)
 | 
					
						
							| 
									
										
										
										
											2003-11-23 17:05:30 +00:00
										 |  |  | #elif defined(TARGET_PPC)
 | 
					
						
							| 
									
										
										
										
											2011-02-17 23:45:02 +01:00
										 |  |  | #elif defined(TARGET_LM32)
 | 
					
						
							| 
									
										
										
										
											2006-10-22 00:18:54 +00:00
										 |  |  | #elif defined(TARGET_M68K)
 | 
					
						
							|  |  |  |     cpu_m68k_flush_flags(env, env->cc_op); | 
					
						
							|  |  |  |     env->cc_op = CC_OP_FLAGS; | 
					
						
							|  |  |  |     env->sr = (env->sr & 0xffe0) | 
					
						
							|  |  |  |               | env->cc_dest | (env->cc_x << 4); | 
					
						
							| 
									
										
										
										
											2009-05-20 21:31:33 +02:00
										 |  |  | #elif defined(TARGET_MICROBLAZE)
 | 
					
						
							| 
									
										
										
										
											2005-07-02 14:58:51 +00:00
										 |  |  | #elif defined(TARGET_MIPS)
 | 
					
						
							| 
									
										
										
										
											2006-04-27 21:07:38 +00:00
										 |  |  | #elif defined(TARGET_SH4)
 | 
					
						
							| 
									
										
										
										
											2007-04-05 07:22:49 +00:00
										 |  |  | #elif defined(TARGET_ALPHA)
 | 
					
						
							| 
									
										
										
										
											2007-10-08 13:16:14 +00:00
										 |  |  | #elif defined(TARGET_CRIS)
 | 
					
						
							| 
									
										
										
										
											2009-12-05 12:44:21 +01:00
										 |  |  | #elif defined(TARGET_S390X)
 | 
					
						
							| 
									
										
										
										
											2011-09-06 03:55:25 +04:00
										 |  |  | #elif defined(TARGET_XTENSA)
 | 
					
						
							| 
									
										
										
										
											2006-04-27 21:07:38 +00:00
										 |  |  |     /* XXXXX */ | 
					
						
							| 
									
										
										
										
											2003-06-15 19:51:39 +00:00
										 |  |  | #else
 | 
					
						
							|  |  |  | #error unsupported target CPU
 | 
					
						
							|  |  |  | #endif
 | 
					
						
							| 
									
										
										
										
											2007-02-04 13:37:44 +00:00
										 |  |  | 
 | 
					
						
							| 
									
										
										
										
											2005-11-21 23:25:50 +00:00
										 |  |  |     /* fail safe : never use cpu_single_env outside cpu_exec() */ | 
					
						
							| 
									
										
										
										
											2007-09-16 21:08:06 +00:00
										 |  |  |     cpu_single_env = NULL; | 
					
						
							| 
									
										
										
										
											2003-03-06 23:23:54 +00:00
										 |  |  |     return ret; | 
					
						
							|  |  |  | } |